123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563 |
-
-
- #include "stm32f4xx.h"
- #define VECT_TAB_OFFSET 0x00
- #define PLL_M 25
- #define PLL_N 336
- #define PLL_P 2
- #define PLL_Q 7
- uint32_t SystemCoreClock = 168000000;
- __I uint8_t AHBPrescTable[16] = {0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9};
- static void SetSysClock(void);
- #ifdef DATA_IN_ExtSRAM
- static void SystemInit_ExtMemCtl(void);
- #endif
- void SystemInit(void)
- {
-
- #if (__FPU_PRESENT == 1) && (__FPU_USED == 1)
- SCB->CPACR |= ((3UL << 10*2)|(3UL << 11*2));
- #endif
-
-
- RCC->CR |= (uint32_t)0x00000001;
-
- RCC->CFGR = 0x00000000;
-
- RCC->CR &= (uint32_t)0xFEF6FFFF;
-
- RCC->PLLCFGR = 0x24003010;
-
- RCC->CR &= (uint32_t)0xFFFBFFFF;
-
- RCC->CIR = 0x00000000;
- #ifdef DATA_IN_ExtSRAM
- SystemInit_ExtMemCtl();
- #endif
-
-
- SetSysClock();
-
- #ifdef VECT_TAB_SRAM
- SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET;
- #else
- SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET;
- #endif
- }
- void SystemCoreClockUpdate(void)
- {
- uint32_t tmp = 0, pllvco = 0, pllp = 2, pllsource = 0, pllm = 2;
-
-
- tmp = RCC->CFGR & RCC_CFGR_SWS;
- switch (tmp)
- {
- case 0x00:
- SystemCoreClock = HSI_VALUE;
- break;
- case 0x04:
- SystemCoreClock = HSE_VALUE;
- break;
- case 0x08:
-
-
- pllsource = (RCC->PLLCFGR & RCC_PLLCFGR_PLLSRC) >> 22;
- pllm = RCC->PLLCFGR & RCC_PLLCFGR_PLLM;
-
- if (pllsource != 0)
- {
-
- pllvco = (HSE_VALUE / pllm) * ((RCC->PLLCFGR & RCC_PLLCFGR_PLLN) >> 6);
- }
- else
- {
-
- pllvco = (HSI_VALUE / pllm) * ((RCC->PLLCFGR & RCC_PLLCFGR_PLLN) >> 6);
- }
- pllp = (((RCC->PLLCFGR & RCC_PLLCFGR_PLLP) >>16) + 1 ) *2;
- SystemCoreClock = pllvco/pllp;
- break;
- default:
- SystemCoreClock = HSI_VALUE;
- break;
- }
-
-
- tmp = AHBPrescTable[((RCC->CFGR & RCC_CFGR_HPRE) >> 4)];
-
- SystemCoreClock >>= tmp;
- }
- static void SetSysClock(void)
- {
- __IO uint32_t StartUpCounter = 0, HSEStatus = 0;
-
-
- RCC->CR |= ((uint32_t)RCC_CR_HSEON);
-
-
- do
- {
- HSEStatus = RCC->CR & RCC_CR_HSERDY;
- StartUpCounter++;
- } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT));
- if ((RCC->CR & RCC_CR_HSERDY) != RESET)
- {
- HSEStatus = (uint32_t)0x01;
- }
- else
- {
- HSEStatus = (uint32_t)0x00;
- }
- if (HSEStatus == (uint32_t)0x01)
- {
-
- RCC->APB1ENR |= RCC_APB1ENR_PWREN;
- PWR->CR |= PWR_CR_VOS;
-
- RCC->CFGR |= RCC_CFGR_HPRE_DIV1;
-
-
- RCC->CFGR |= RCC_CFGR_PPRE2_DIV2;
-
-
- RCC->CFGR |= RCC_CFGR_PPRE1_DIV4;
-
- RCC->PLLCFGR = PLL_M | (PLL_N << 6) | (((PLL_P >> 1) -1) << 16) |
- (RCC_PLLCFGR_PLLSRC_HSE) | (PLL_Q << 24);
-
- RCC->CR |= RCC_CR_PLLON;
-
- while((RCC->CR & RCC_CR_PLLRDY) == 0)
- {
- }
-
-
- FLASH->ACR = FLASH_ACR_ICEN |FLASH_ACR_DCEN |FLASH_ACR_LATENCY_5WS;
-
- RCC->CFGR &= (uint32_t)((uint32_t)~(RCC_CFGR_SW));
- RCC->CFGR |= RCC_CFGR_SW_PLL;
-
- while ((RCC->CFGR & (uint32_t)RCC_CFGR_SWS ) != RCC_CFGR_SWS_PLL);
- {
- }
-
-
- RCC->CR|=RCC_CR_CSSON;
- }
- else
- {
- }
- }
-
- #ifdef DATA_IN_ExtSRAM
- void SystemInit_ExtMemCtl(void)
- {
-
- RCC->AHB1ENR = 0x00000078;
-
-
- GPIOD->AFR[0] = 0x00cc00cc;
- GPIOD->AFR[1] = 0xcc0ccccc;
-
- GPIOD->MODER = 0xaaaa0a0a;
-
- GPIOD->OSPEEDR = 0xffff0f0f;
-
- GPIOD->OTYPER = 0x00000000;
-
- GPIOD->PUPDR = 0x00000000;
-
- GPIOE->AFR[0] = 0xc00cc0cc;
- GPIOE->AFR[1] = 0xcccccccc;
-
- GPIOE->MODER = 0xaaaa828a;
-
- GPIOE->OSPEEDR = 0xffffc3cf;
-
- GPIOE->OTYPER = 0x00000000;
-
- GPIOE->PUPDR = 0x00000000;
-
- GPIOF->AFR[0] = 0x00cccccc;
- GPIOF->AFR[1] = 0xcccc0000;
-
- GPIOF->MODER = 0xaa000aaa;
-
- GPIOF->OSPEEDR = 0xff000fff;
-
- GPIOF->OTYPER = 0x00000000;
-
- GPIOF->PUPDR = 0x00000000;
-
- GPIOG->AFR[0] = 0x00cccccc;
- GPIOG->AFR[1] = 0x000000c0;
-
- GPIOG->MODER = 0x00080aaa;
-
- GPIOG->OSPEEDR = 0x000c0fff;
-
- GPIOG->OTYPER = 0x00000000;
-
- GPIOG->PUPDR = 0x00000000;
-
-
- RCC->AHB3ENR = 0x00000001;
-
- FSMC_Bank1->BTCR[2] = 0x00001015;
- FSMC_Bank1->BTCR[3] = 0x00010603;
- FSMC_Bank1E->BWTR[2] = 0x0fffffff;
-
- }
- #endif
-
-
|