| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372 | /**  **************************************************************************  * @file     at32f403a_407_dac.h  * @brief    at32f403a_407 dac header file  **************************************************************************  *                       Copyright notice & Disclaimer  *  * The software Board Support Package (BSP) that is made available to  * download from Artery official website is the copyrighted work of Artery.  * Artery authorizes customers to use, copy, and distribute the BSP  * software and its related documentation for the purpose of design and  * development in conjunction with Artery microcontrollers. Use of the  * software is governed by this copyright notice and the following disclaimer.  *  * THIS SOFTWARE IS PROVIDED ON "AS IS" BASIS WITHOUT WARRANTIES,  * GUARANTEES OR REPRESENTATIONS OF ANY KIND. ARTERY EXPRESSLY DISCLAIMS,  * TO THE FULLEST EXTENT PERMITTED BY LAW, ALL EXPRESS, IMPLIED OR  * STATUTORY OR OTHER WARRANTIES, GUARANTEES OR REPRESENTATIONS,  * INCLUDING BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY,  * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT.  *  **************************************************************************  *//* Define to prevent recursive inclusion -------------------------------------*/#ifndef __AT32F403A_407_DAC_H#define __AT32F403A_407_DAC_H#ifdef __cplusplusextern "C" {#endif/* Includes ------------------------------------------------------------------*/#include "at32f403a_407.h"/** @addtogroup AT32F403A_407_periph_driver  * @{  *//** @addtogroup DAC  * @{  */#define DAC1_D1DMAUDRF                   ((uint32_t)(0x00002000))#define DAC2_D2DMAUDRF                   ((uint32_t)(0x20000000))/** @defgroup DAC_exported_types  * @{  *//**  * @brief dac select type  */typedef enum{  DAC1_SELECT                            = 0x01, /*!< dac1 select */  DAC2_SELECT                            = 0x02  /*!< dac2 select */} dac_select_type;/**  * @brief dac trigger type  */typedef enum{  DAC_TMR6_TRGOUT_EVENT                  = 0x00, /*!< dac trigger selection:timer6 trgout event */  DAC_TMR8_TRGOUT_EVENT                  = 0x01, /*!< dac trigger selection:timer8 trgout event */  DAC_TMR7_TRGOUT_EVENT                  = 0x02, /*!< dac trigger selection:timer7 trgout event */  DAC_TMR5_TRGOUT_EVENT                  = 0x03, /*!< dac trigger selection:timer5 trgout event */  DAC_TMR2_TRGOUT_EVENT                  = 0x04, /*!< dac trigger selection:timer2 trgout event */  DAC_TMR4_TRGOUT_EVENT                  = 0x05, /*!< dac trigger selection:timer4 trgout event */  DAC_EXTERNAL_INTERRUPT_LINE_9          = 0x06, /*!< dac trigger selection:external line9 */  DAC_SOFTWARE_TRIGGER                   = 0x07  /*!< dac trigger selection:software trigger */} dac_trigger_type;/**  * @brief dac wave type  */typedef enum{  DAC_WAVE_GENERATE_NONE                 = 0x00, /*!< dac wave generation disabled */  DAC_WAVE_GENERATE_NOISE                = 0x01, /*!< dac noise wave generation enabled */  DAC_WAVE_GENERATE_TRIANGLE             = 0x02  /*!< dac triangle wave generation enabled */} dac_wave_type;/**  * @brief dac mask amplitude type  */typedef enum{  DAC_LSFR_BIT0_AMPLITUDE_1              = 0x00, /*!< unmask bit0/ triangle amplitude equal to 1 */  DAC_LSFR_BIT10_AMPLITUDE_3             = 0x01, /*!< unmask bit[1:0]/ triangle amplitude equal to 3 */  DAC_LSFR_BIT20_AMPLITUDE_7             = 0x02, /*!< unmask bit[2:0]/ triangle amplitude equal to 7 */  DAC_LSFR_BIT30_AMPLITUDE_15            = 0x03, /*!< unmask bit[3:0]/ triangle amplitude equal to 15 */  DAC_LSFR_BIT40_AMPLITUDE_31            = 0x04, /*!< unmask bit[4:0]/ triangle amplitude equal to 31 */  DAC_LSFR_BIT50_AMPLITUDE_63            = 0x05, /*!< unmask bit[5:0]/ triangle amplitude equal to 63 */  DAC_LSFR_BIT60_AMPLITUDE_127           = 0x06, /*!< unmask bit[6:0]/ triangle amplitude equal to 127 */  DAC_LSFR_BIT70_AMPLITUDE_255           = 0x07, /*!< unmask bit[7:0]/ triangle amplitude equal to 255 */  DAC_LSFR_BIT80_AMPLITUDE_511           = 0x08, /*!< unmask bit[8:0]/ triangle amplitude equal to 511 */  DAC_LSFR_BIT90_AMPLITUDE_1023          = 0x09, /*!< unmask bit[9:0]/ triangle amplitude equal to 1023 */  DAC_LSFR_BITA0_AMPLITUDE_2047          = 0x0A, /*!< unmask bit[10:0]/ triangle amplitude equal to 2047 */  DAC_LSFR_BITB0_AMPLITUDE_4095          = 0x0B  /*!< unmask bit[11:0]/ triangle amplitude equal to 4095 */} dac_mask_amplitude_type;/**  * @brief  dac1 aligned data type  */typedef enum{  DAC1_12BIT_RIGHT                       = 0x40007408, /*!< dac1 12-bit data right-aligned */  DAC1_12BIT_LEFT                        = 0x4000740C, /*!< dac1 12-bit data left-aligned */  DAC1_8BIT_RIGHT                        = 0x40007410  /*!< dac1 8-bit data right-aligned */} dac1_aligned_data_type;/**  * @brief  dac2 aligned data type  */typedef enum{  DAC2_12BIT_RIGHT                       = 0x40007414, /*!< dac2 12-bit data right-aligned */  DAC2_12BIT_LEFT                        = 0x40007418, /*!< dac2 12-bit data left-aligned */  DAC2_8BIT_RIGHT                        = 0x4000741C  /*!< dac2 8-bit data right-aligned */} dac2_aligned_data_type;/**  * @brief  dac dual data type  */typedef enum{  DAC_DUAL_12BIT_RIGHT                   = 0x40007420, /*!<double dac 12-bit data right-aligned */  DAC_DUAL_12BIT_LEFT                    = 0x40007424, /*!<double dac 12-bit data left-aligned */  DAC_DUAL_8BIT_RIGHT                    = 0x40007428  /*!<double dac 8-bit data right-aligned */} dac_dual_data_type;/**  * @brief type define dac register all  */typedef struct{  /**    * @brief dac ctrl register, offset:0x00    */  union  {    __IO uint32_t ctrl;    struct    {      __IO uint32_t d1en                 : 1; /* [0] */      __IO uint32_t d1obdis              : 1; /* [1] */      __IO uint32_t d1trgen              : 1; /* [2] */      __IO uint32_t d1trgsel             : 3; /* [5:3] */      __IO uint32_t d1nm                 : 2; /* [7:6] */      __IO uint32_t d1nbsel              : 4; /* [11:8] */      __IO uint32_t d1dmaen              : 1; /* [12] */      __IO uint32_t reserved1            : 3; /* [15:13] */      __IO uint32_t d2en                 : 1; /* [16] */      __IO uint32_t d2obdis              : 1; /* [17] */      __IO uint32_t d2trgen              : 1; /* [18] */      __IO uint32_t d2trgsel             : 3; /* [21:19] */      __IO uint32_t d2nm                 : 2; /* [23:22] */      __IO uint32_t d2nbsel              : 4; /* [27:24] */      __IO uint32_t d2dmaen              : 1; /* [28] */      __IO uint32_t reserved2            : 3; /* [31:29] */    } ctrl_bit;  }; /**    * @brief dac swtrg register, offset:0x04    */  union  {    __IO uint32_t swtrg;    struct    {      __IO uint32_t d1swtrg              : 1; /* [0] */      __IO uint32_t d2swtrg              : 1; /* [1] */      __IO uint32_t reserved1            : 30;/* [31:2] */    } swtrg_bit;  }; /**    * @brief dac d1dth12r register, offset:0x08    */  union  {    __IO uint32_t d1dth12r;    struct    {      __IO uint32_t d1dt12r              : 12;/* [11:0] */      __IO uint32_t reserved1            : 20;/* [31:2] */    } d1dth12r_bit;  }; /**    * @brief dac d1dth12l register, offset:0x0C    */  union  {    __IO uint32_t d1dth12l;    struct    {      __IO uint32_t d1dt12l              : 12;/* [11:0] */      __IO uint32_t reserved1            : 20;/* [31:2] */    } d1dth12l_bit;  }; /**    * @brief dac d1dth8r register, offset:0x10    */  union  {    __IO uint32_t d1dth8r;    struct    {      __IO uint32_t d1dt8r               : 8; /* [7:0] */      __IO uint32_t reserved1            : 24;/* [31:8] */    } d1dth8r_bit;  }; /**    * @brief dac d2dth12r register, offset:0x14    */  union  {    __IO uint32_t d2dth12r;    struct    {      __IO uint32_t d2dt12r              : 12;/* [11:0] */      __IO uint32_t reserved1            : 20;/* [31:2] */    } d2dth12r_bit;  }; /**    * @brief dac d2dth12l register, offset:0x18    */  union  {    __IO uint32_t d2dth12l;    struct    {      __IO uint32_t d2dt12l              : 12;/* [11:0] */      __IO uint32_t reserved1            : 20;/* [31:2] */    } d2dth12l_bit;  }; /**    * @brief dac d2dth8r register, offset:0x1C    */  union  {    __IO uint32_t d2dth8r;    struct    {      __IO uint32_t d2dt8r               : 8; /* [7:0] */      __IO uint32_t reserved1            : 24;/* [31:8] */    } d2dth8r_bit;  }; /**    * @brief dac ddth12r register, offset:0x20    */  union  {    __IO uint32_t ddth12r;    struct    {      __IO uint32_t dd1dt12r             : 12;/* [11:0] */      __IO uint32_t reserved1            : 4; /* [15:12] */      __IO uint32_t dd2dt12r             : 12;/* [27:16] */      __IO uint32_t reserved2            : 4; /* [31:28] */    } ddth12r_bit;  }; /**    * @brief dac ddth12l register, offset:0x24    */  union  {    __IO uint32_t ddth12l;    struct    {      __IO uint32_t reserved1            : 4; /* [3:0] */      __IO uint32_t dd1dt12l             : 12;/* [15:4] */      __IO uint32_t reserved2            : 4; /* [19:16] */      __IO uint32_t dd2dt12l             : 12;/* [31:20] */    } ddth12l_bit;  }; /**    * @brief dac ddth8r register, offset:0x28    */  union  {    __IO uint32_t ddth8r;    struct    {      __IO uint32_t dd1dt8r              : 8; /* [7:0] */      __IO uint32_t dd2dt8r              : 8; /* [15:8] */      __IO uint32_t reserved1            : 16;/* [31:16] */    } ddth8r_bit;  }; /**    * @brief dac d1odt register, offset:0x2c    */  union  {    __IO uint32_t d1odt;    struct    {      __IO uint32_t d1odt                : 12;/* [11:0] */      __IO uint32_t reserved1            : 20;/* [31:12] */    } d1odt_bit;  }; /**    * @brief dac d2odt register, offset:0x30    */  union  {    __IO uint32_t d2odt;    struct    {      __IO uint32_t d2odt                : 12;/* [11:0] */      __IO uint32_t reserved1            : 20;/* [31:12] */    } d2odt_bit;  };} dac_type;/**  * @}  */#define DAC                              ((dac_type *) DAC_BASE)/** @defgroup DAC_exported_functions  * @{  */void dac_reset(void);void dac_enable(dac_select_type dac_select, confirm_state new_state);void dac_output_buffer_enable(dac_select_type dac_select, confirm_state new_state);void dac_trigger_enable(dac_select_type dac_select, confirm_state new_state);void dac_trigger_select(dac_select_type dac_select, dac_trigger_type dac_trigger_source);void dac_software_trigger_generate(dac_select_type dac_select);void dac_dual_software_trigger_generate(void);void dac_wave_generate(dac_select_type dac_select, dac_wave_type dac_wave);void dac_mask_amplitude_select(dac_select_type dac_select, dac_mask_amplitude_type dac_mask_amplitude);void dac_dma_enable(dac_select_type dac_select, confirm_state new_state);uint16_t dac_data_output_get(dac_select_type dac_select);void dac_1_data_set(dac1_aligned_data_type dac1_aligned, uint16_t dac1_data);void dac_2_data_set(dac2_aligned_data_type dac2_aligned, uint16_t dac2_data);void dac_dual_data_set(dac_dual_data_type dac_dual, uint16_t data1, uint16_t data2);/**  * @}  *//**  * @}  *//**  * @}  */#ifdef __cplusplus}#endif#endif
 |