stm32f4xx_spi.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_spi.h
  4. * @author MCD Application Team
  5. * @version V1.0.2
  6. * @date 05-March-2012
  7. * @brief This file contains all the functions prototypes for the SPI
  8. * firmware library.
  9. ******************************************************************************
  10. * @attention
  11. *
  12. * <h2><center>&copy; COPYRIGHT 2012 STMicroelectronics</center></h2>
  13. *
  14. * Licensed under MCD-ST Liberty SW License Agreement V2, (the "License");
  15. * You may not use this file except in compliance with the License.
  16. * You may obtain a copy of the License at:
  17. *
  18. * http://www.st.com/software_license_agreement_liberty_v2
  19. *
  20. * Unless required by applicable law or agreed to in writing, software
  21. * distributed under the License is distributed on an "AS IS" BASIS,
  22. * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  23. * See the License for the specific language governing permissions and
  24. * limitations under the License.
  25. *
  26. ******************************************************************************
  27. */
  28. /* Define to prevent recursive inclusion -------------------------------------*/
  29. #ifndef __STM32F4xx_SPI_H
  30. #define __STM32F4xx_SPI_H
  31. #ifdef __cplusplus
  32. extern "C" {
  33. #endif
  34. /* Includes ------------------------------------------------------------------*/
  35. #include "stm32f4xx.h"
  36. /** @addtogroup STM32F4xx_StdPeriph_Driver
  37. * @{
  38. */
  39. /** @addtogroup SPI
  40. * @{
  41. */
  42. /* Exported types ------------------------------------------------------------*/
  43. /**
  44. * @brief SPI Init structure definition
  45. */
  46. typedef struct
  47. {
  48. uint16_t SPI_Direction; /*!< Specifies the SPI unidirectional or bidirectional data mode.
  49. This parameter can be a value of @ref SPI_data_direction */
  50. uint16_t SPI_Mode; /*!< Specifies the SPI operating mode.
  51. This parameter can be a value of @ref SPI_mode */
  52. uint16_t SPI_DataSize; /*!< Specifies the SPI data size.
  53. This parameter can be a value of @ref SPI_data_size */
  54. uint16_t SPI_CPOL; /*!< Specifies the serial clock steady state.
  55. This parameter can be a value of @ref SPI_Clock_Polarity */
  56. uint16_t SPI_CPHA; /*!< Specifies the clock active edge for the bit capture.
  57. This parameter can be a value of @ref SPI_Clock_Phase */
  58. uint16_t SPI_NSS; /*!< Specifies whether the NSS signal is managed by
  59. hardware (NSS pin) or by software using the SSI bit.
  60. This parameter can be a value of @ref SPI_Slave_Select_management */
  61. uint16_t SPI_BaudRatePrescaler; /*!< Specifies the Baud Rate prescaler value which will be
  62. used to configure the transmit and receive SCK clock.
  63. This parameter can be a value of @ref SPI_BaudRate_Prescaler
  64. @note The communication clock is derived from the master
  65. clock. The slave clock does not need to be set. */
  66. uint16_t SPI_FirstBit; /*!< Specifies whether data transfers start from MSB or LSB bit.
  67. This parameter can be a value of @ref SPI_MSB_LSB_transmission */
  68. uint16_t SPI_CRCPolynomial; /*!< Specifies the polynomial used for the CRC calculation. */
  69. }SPI_InitTypeDef;
  70. /**
  71. * @brief I2S Init structure definition
  72. */
  73. typedef struct
  74. {
  75. uint16_t I2S_Mode; /*!< Specifies the I2S operating mode.
  76. This parameter can be a value of @ref I2S_Mode */
  77. uint16_t I2S_Standard; /*!< Specifies the standard used for the I2S communication.
  78. This parameter can be a value of @ref I2S_Standard */
  79. uint16_t I2S_DataFormat; /*!< Specifies the data format for the I2S communication.
  80. This parameter can be a value of @ref I2S_Data_Format */
  81. uint16_t I2S_MCLKOutput; /*!< Specifies whether the I2S MCLK output is enabled or not.
  82. This parameter can be a value of @ref I2S_MCLK_Output */
  83. uint32_t I2S_AudioFreq; /*!< Specifies the frequency selected for the I2S communication.
  84. This parameter can be a value of @ref I2S_Audio_Frequency */
  85. uint16_t I2S_CPOL; /*!< Specifies the idle state of the I2S clock.
  86. This parameter can be a value of @ref I2S_Clock_Polarity */
  87. }I2S_InitTypeDef;
  88. /* Exported constants --------------------------------------------------------*/
  89. /** @defgroup SPI_Exported_Constants
  90. * @{
  91. */
  92. #define IS_SPI_ALL_PERIPH(PERIPH) (((PERIPH) == SPI1) || \
  93. ((PERIPH) == SPI2) || \
  94. ((PERIPH) == SPI3))
  95. #define IS_SPI_ALL_PERIPH_EXT(PERIPH) (((PERIPH) == SPI1) || \
  96. ((PERIPH) == SPI2) || \
  97. ((PERIPH) == SPI3) || \
  98. ((PERIPH) == I2S2ext) || \
  99. ((PERIPH) == I2S3ext))
  100. #define IS_SPI_23_PERIPH(PERIPH) (((PERIPH) == SPI2) || \
  101. ((PERIPH) == SPI3))
  102. #define IS_SPI_23_PERIPH_EXT(PERIPH) (((PERIPH) == SPI2) || \
  103. ((PERIPH) == SPI3) || \
  104. ((PERIPH) == I2S2ext) || \
  105. ((PERIPH) == I2S3ext))
  106. #define IS_I2S_EXT_PERIPH(PERIPH) (((PERIPH) == I2S2ext) || \
  107. ((PERIPH) == I2S3ext))
  108. /** @defgroup SPI_data_direction
  109. * @{
  110. */
  111. #define SPI_Direction_2Lines_FullDuplex ((uint16_t)0x0000)
  112. #define SPI_Direction_2Lines_RxOnly ((uint16_t)0x0400)
  113. #define SPI_Direction_1Line_Rx ((uint16_t)0x8000)
  114. #define SPI_Direction_1Line_Tx ((uint16_t)0xC000)
  115. #define IS_SPI_DIRECTION_MODE(MODE) (((MODE) == SPI_Direction_2Lines_FullDuplex) || \
  116. ((MODE) == SPI_Direction_2Lines_RxOnly) || \
  117. ((MODE) == SPI_Direction_1Line_Rx) || \
  118. ((MODE) == SPI_Direction_1Line_Tx))
  119. /**
  120. * @}
  121. */
  122. /** @defgroup SPI_mode
  123. * @{
  124. */
  125. #define SPI_Mode_Master ((uint16_t)0x0104)
  126. #define SPI_Mode_Slave ((uint16_t)0x0000)
  127. #define IS_SPI_MODE(MODE) (((MODE) == SPI_Mode_Master) || \
  128. ((MODE) == SPI_Mode_Slave))
  129. /**
  130. * @}
  131. */
  132. /** @defgroup SPI_data_size
  133. * @{
  134. */
  135. #define SPI_DataSize_16b ((uint16_t)0x0800)
  136. #define SPI_DataSize_8b ((uint16_t)0x0000)
  137. #define IS_SPI_DATASIZE(DATASIZE) (((DATASIZE) == SPI_DataSize_16b) || \
  138. ((DATASIZE) == SPI_DataSize_8b))
  139. /**
  140. * @}
  141. */
  142. /** @defgroup SPI_Clock_Polarity
  143. * @{
  144. */
  145. #define SPI_CPOL_Low ((uint16_t)0x0000)
  146. #define SPI_CPOL_High ((uint16_t)0x0002)
  147. #define IS_SPI_CPOL(CPOL) (((CPOL) == SPI_CPOL_Low) || \
  148. ((CPOL) == SPI_CPOL_High))
  149. /**
  150. * @}
  151. */
  152. /** @defgroup SPI_Clock_Phase
  153. * @{
  154. */
  155. #define SPI_CPHA_1Edge ((uint16_t)0x0000)
  156. #define SPI_CPHA_2Edge ((uint16_t)0x0001)
  157. #define IS_SPI_CPHA(CPHA) (((CPHA) == SPI_CPHA_1Edge) || \
  158. ((CPHA) == SPI_CPHA_2Edge))
  159. /**
  160. * @}
  161. */
  162. /** @defgroup SPI_Slave_Select_management
  163. * @{
  164. */
  165. #define SPI_NSS_Soft ((uint16_t)0x0200)
  166. #define SPI_NSS_Hard ((uint16_t)0x0000)
  167. #define IS_SPI_NSS(NSS) (((NSS) == SPI_NSS_Soft) || \
  168. ((NSS) == SPI_NSS_Hard))
  169. /**
  170. * @}
  171. */
  172. /** @defgroup SPI_BaudRate_Prescaler
  173. * @{
  174. */
  175. #define SPI_BaudRatePrescaler_2 ((uint16_t)0x0000)
  176. #define SPI_BaudRatePrescaler_4 ((uint16_t)0x0008)
  177. #define SPI_BaudRatePrescaler_8 ((uint16_t)0x0010)
  178. #define SPI_BaudRatePrescaler_16 ((uint16_t)0x0018)
  179. #define SPI_BaudRatePrescaler_32 ((uint16_t)0x0020)
  180. #define SPI_BaudRatePrescaler_64 ((uint16_t)0x0028)
  181. #define SPI_BaudRatePrescaler_128 ((uint16_t)0x0030)
  182. #define SPI_BaudRatePrescaler_256 ((uint16_t)0x0038)
  183. #define IS_SPI_BAUDRATE_PRESCALER(PRESCALER) (((PRESCALER) == SPI_BaudRatePrescaler_2) || \
  184. ((PRESCALER) == SPI_BaudRatePrescaler_4) || \
  185. ((PRESCALER) == SPI_BaudRatePrescaler_8) || \
  186. ((PRESCALER) == SPI_BaudRatePrescaler_16) || \
  187. ((PRESCALER) == SPI_BaudRatePrescaler_32) || \
  188. ((PRESCALER) == SPI_BaudRatePrescaler_64) || \
  189. ((PRESCALER) == SPI_BaudRatePrescaler_128) || \
  190. ((PRESCALER) == SPI_BaudRatePrescaler_256))
  191. /**
  192. * @}
  193. */
  194. /** @defgroup SPI_MSB_LSB_transmission
  195. * @{
  196. */
  197. #define SPI_FirstBit_MSB ((uint16_t)0x0000)
  198. #define SPI_FirstBit_LSB ((uint16_t)0x0080)
  199. #define IS_SPI_FIRST_BIT(BIT) (((BIT) == SPI_FirstBit_MSB) || \
  200. ((BIT) == SPI_FirstBit_LSB))
  201. /**
  202. * @}
  203. */
  204. /** @defgroup SPI_I2S_Mode
  205. * @{
  206. */
  207. #define I2S_Mode_SlaveTx ((uint16_t)0x0000)
  208. #define I2S_Mode_SlaveRx ((uint16_t)0x0100)
  209. #define I2S_Mode_MasterTx ((uint16_t)0x0200)
  210. #define I2S_Mode_MasterRx ((uint16_t)0x0300)
  211. #define IS_I2S_MODE(MODE) (((MODE) == I2S_Mode_SlaveTx) || \
  212. ((MODE) == I2S_Mode_SlaveRx) || \
  213. ((MODE) == I2S_Mode_MasterTx)|| \
  214. ((MODE) == I2S_Mode_MasterRx))
  215. /**
  216. * @}
  217. */
  218. /** @defgroup SPI_I2S_Standard
  219. * @{
  220. */
  221. #define I2S_Standard_Phillips ((uint16_t)0x0000)
  222. #define I2S_Standard_MSB ((uint16_t)0x0010)
  223. #define I2S_Standard_LSB ((uint16_t)0x0020)
  224. #define I2S_Standard_PCMShort ((uint16_t)0x0030)
  225. #define I2S_Standard_PCMLong ((uint16_t)0x00B0)
  226. #define IS_I2S_STANDARD(STANDARD) (((STANDARD) == I2S_Standard_Phillips) || \
  227. ((STANDARD) == I2S_Standard_MSB) || \
  228. ((STANDARD) == I2S_Standard_LSB) || \
  229. ((STANDARD) == I2S_Standard_PCMShort) || \
  230. ((STANDARD) == I2S_Standard_PCMLong))
  231. /**
  232. * @}
  233. */
  234. /** @defgroup SPI_I2S_Data_Format
  235. * @{
  236. */
  237. #define I2S_DataFormat_16b ((uint16_t)0x0000)
  238. #define I2S_DataFormat_16bextended ((uint16_t)0x0001)
  239. #define I2S_DataFormat_24b ((uint16_t)0x0003)
  240. #define I2S_DataFormat_32b ((uint16_t)0x0005)
  241. #define IS_I2S_DATA_FORMAT(FORMAT) (((FORMAT) == I2S_DataFormat_16b) || \
  242. ((FORMAT) == I2S_DataFormat_16bextended) || \
  243. ((FORMAT) == I2S_DataFormat_24b) || \
  244. ((FORMAT) == I2S_DataFormat_32b))
  245. /**
  246. * @}
  247. */
  248. /** @defgroup SPI_I2S_MCLK_Output
  249. * @{
  250. */
  251. #define I2S_MCLKOutput_Enable ((uint16_t)0x0200)
  252. #define I2S_MCLKOutput_Disable ((uint16_t)0x0000)
  253. #define IS_I2S_MCLK_OUTPUT(OUTPUT) (((OUTPUT) == I2S_MCLKOutput_Enable) || \
  254. ((OUTPUT) == I2S_MCLKOutput_Disable))
  255. /**
  256. * @}
  257. */
  258. /** @defgroup SPI_I2S_Audio_Frequency
  259. * @{
  260. */
  261. #define I2S_AudioFreq_192k ((uint32_t)192000)
  262. #define I2S_AudioFreq_96k ((uint32_t)96000)
  263. #define I2S_AudioFreq_48k ((uint32_t)48000)
  264. #define I2S_AudioFreq_44k ((uint32_t)44100)
  265. #define I2S_AudioFreq_32k ((uint32_t)32000)
  266. #define I2S_AudioFreq_22k ((uint32_t)22050)
  267. #define I2S_AudioFreq_16k ((uint32_t)16000)
  268. #define I2S_AudioFreq_11k ((uint32_t)11025)
  269. #define I2S_AudioFreq_8k ((uint32_t)8000)
  270. #define I2S_AudioFreq_Default ((uint32_t)2)
  271. #define IS_I2S_AUDIO_FREQ(FREQ) ((((FREQ) >= I2S_AudioFreq_8k) && \
  272. ((FREQ) <= I2S_AudioFreq_192k)) || \
  273. ((FREQ) == I2S_AudioFreq_Default))
  274. /**
  275. * @}
  276. */
  277. /** @defgroup SPI_I2S_Clock_Polarity
  278. * @{
  279. */
  280. #define I2S_CPOL_Low ((uint16_t)0x0000)
  281. #define I2S_CPOL_High ((uint16_t)0x0008)
  282. #define IS_I2S_CPOL(CPOL) (((CPOL) == I2S_CPOL_Low) || \
  283. ((CPOL) == I2S_CPOL_High))
  284. /**
  285. * @}
  286. */
  287. /** @defgroup SPI_I2S_DMA_transfer_requests
  288. * @{
  289. */
  290. #define SPI_I2S_DMAReq_Tx ((uint16_t)0x0002)
  291. #define SPI_I2S_DMAReq_Rx ((uint16_t)0x0001)
  292. #define IS_SPI_I2S_DMAREQ(DMAREQ) ((((DMAREQ) & (uint16_t)0xFFFC) == 0x00) && ((DMAREQ) != 0x00))
  293. /**
  294. * @}
  295. */
  296. /** @defgroup SPI_NSS_internal_software_management
  297. * @{
  298. */
  299. #define SPI_NSSInternalSoft_Set ((uint16_t)0x0100)
  300. #define SPI_NSSInternalSoft_Reset ((uint16_t)0xFEFF)
  301. #define IS_SPI_NSS_INTERNAL(INTERNAL) (((INTERNAL) == SPI_NSSInternalSoft_Set) || \
  302. ((INTERNAL) == SPI_NSSInternalSoft_Reset))
  303. /**
  304. * @}
  305. */
  306. /** @defgroup SPI_CRC_Transmit_Receive
  307. * @{
  308. */
  309. #define SPI_CRC_Tx ((uint8_t)0x00)
  310. #define SPI_CRC_Rx ((uint8_t)0x01)
  311. #define IS_SPI_CRC(CRC) (((CRC) == SPI_CRC_Tx) || ((CRC) == SPI_CRC_Rx))
  312. /**
  313. * @}
  314. */
  315. /** @defgroup SPI_direction_transmit_receive
  316. * @{
  317. */
  318. #define SPI_Direction_Rx ((uint16_t)0xBFFF)
  319. #define SPI_Direction_Tx ((uint16_t)0x4000)
  320. #define IS_SPI_DIRECTION(DIRECTION) (((DIRECTION) == SPI_Direction_Rx) || \
  321. ((DIRECTION) == SPI_Direction_Tx))
  322. /**
  323. * @}
  324. */
  325. /** @defgroup SPI_I2S_interrupts_definition
  326. * @{
  327. */
  328. #define SPI_I2S_IT_TXE ((uint8_t)0x71)
  329. #define SPI_I2S_IT_RXNE ((uint8_t)0x60)
  330. #define SPI_I2S_IT_ERR ((uint8_t)0x50)
  331. #define I2S_IT_UDR ((uint8_t)0x53)
  332. #define SPI_I2S_IT_TIFRFE ((uint8_t)0x58)
  333. #define IS_SPI_I2S_CONFIG_IT(IT) (((IT) == SPI_I2S_IT_TXE) || \
  334. ((IT) == SPI_I2S_IT_RXNE) || \
  335. ((IT) == SPI_I2S_IT_ERR))
  336. #define SPI_I2S_IT_OVR ((uint8_t)0x56)
  337. #define SPI_IT_MODF ((uint8_t)0x55)
  338. #define SPI_IT_CRCERR ((uint8_t)0x54)
  339. #define IS_SPI_I2S_CLEAR_IT(IT) (((IT) == SPI_IT_CRCERR))
  340. #define IS_SPI_I2S_GET_IT(IT) (((IT) == SPI_I2S_IT_RXNE)|| ((IT) == SPI_I2S_IT_TXE) || \
  341. ((IT) == SPI_IT_CRCERR) || ((IT) == SPI_IT_MODF) || \
  342. ((IT) == SPI_I2S_IT_OVR) || ((IT) == I2S_IT_UDR) ||\
  343. ((IT) == SPI_I2S_IT_TIFRFE))
  344. /**
  345. * @}
  346. */
  347. /** @defgroup SPI_I2S_flags_definition
  348. * @{
  349. */
  350. #define SPI_I2S_FLAG_RXNE ((uint16_t)0x0001)
  351. #define SPI_I2S_FLAG_TXE ((uint16_t)0x0002)
  352. #define I2S_FLAG_CHSIDE ((uint16_t)0x0004)
  353. #define I2S_FLAG_UDR ((uint16_t)0x0008)
  354. #define SPI_FLAG_CRCERR ((uint16_t)0x0010)
  355. #define SPI_FLAG_MODF ((uint16_t)0x0020)
  356. #define SPI_I2S_FLAG_OVR ((uint16_t)0x0040)
  357. #define SPI_I2S_FLAG_BSY ((uint16_t)0x0080)
  358. #define SPI_I2S_FLAG_TIFRFE ((uint16_t)0x0100)
  359. #define IS_SPI_I2S_CLEAR_FLAG(FLAG) (((FLAG) == SPI_FLAG_CRCERR))
  360. #define IS_SPI_I2S_GET_FLAG(FLAG) (((FLAG) == SPI_I2S_FLAG_BSY) || ((FLAG) == SPI_I2S_FLAG_OVR) || \
  361. ((FLAG) == SPI_FLAG_MODF) || ((FLAG) == SPI_FLAG_CRCERR) || \
  362. ((FLAG) == I2S_FLAG_UDR) || ((FLAG) == I2S_FLAG_CHSIDE) || \
  363. ((FLAG) == SPI_I2S_FLAG_TXE) || ((FLAG) == SPI_I2S_FLAG_RXNE)|| \
  364. ((FLAG) == SPI_I2S_FLAG_TIFRFE))
  365. /**
  366. * @}
  367. */
  368. /** @defgroup SPI_CRC_polynomial
  369. * @{
  370. */
  371. #define IS_SPI_CRC_POLYNOMIAL(POLYNOMIAL) ((POLYNOMIAL) >= 0x1)
  372. /**
  373. * @}
  374. */
  375. /** @defgroup SPI_I2S_Legacy
  376. * @{
  377. */
  378. #define SPI_DMAReq_Tx SPI_I2S_DMAReq_Tx
  379. #define SPI_DMAReq_Rx SPI_I2S_DMAReq_Rx
  380. #define SPI_IT_TXE SPI_I2S_IT_TXE
  381. #define SPI_IT_RXNE SPI_I2S_IT_RXNE
  382. #define SPI_IT_ERR SPI_I2S_IT_ERR
  383. #define SPI_IT_OVR SPI_I2S_IT_OVR
  384. #define SPI_FLAG_RXNE SPI_I2S_FLAG_RXNE
  385. #define SPI_FLAG_TXE SPI_I2S_FLAG_TXE
  386. #define SPI_FLAG_OVR SPI_I2S_FLAG_OVR
  387. #define SPI_FLAG_BSY SPI_I2S_FLAG_BSY
  388. #define SPI_DeInit SPI_I2S_DeInit
  389. #define SPI_ITConfig SPI_I2S_ITConfig
  390. #define SPI_DMACmd SPI_I2S_DMACmd
  391. #define SPI_SendData SPI_I2S_SendData
  392. #define SPI_ReceiveData SPI_I2S_ReceiveData
  393. #define SPI_GetFlagStatus SPI_I2S_GetFlagStatus
  394. #define SPI_ClearFlag SPI_I2S_ClearFlag
  395. #define SPI_GetITStatus SPI_I2S_GetITStatus
  396. #define SPI_ClearITPendingBit SPI_I2S_ClearITPendingBit
  397. /**
  398. * @}
  399. */
  400. /**
  401. * @}
  402. */
  403. /* Exported macro ------------------------------------------------------------*/
  404. /* Exported functions --------------------------------------------------------*/
  405. /* Function used to set the SPI configuration to the default reset state *****/
  406. void SPI_I2S_DeInit(SPI_TypeDef* SPIx);
  407. /* Initialization and Configuration functions *********************************/
  408. void SPI_Init(SPI_TypeDef* SPIx, SPI_InitTypeDef* SPI_InitStruct);
  409. void I2S_Init(SPI_TypeDef* SPIx, I2S_InitTypeDef* I2S_InitStruct);
  410. void SPI_StructInit(SPI_InitTypeDef* SPI_InitStruct);
  411. void I2S_StructInit(I2S_InitTypeDef* I2S_InitStruct);
  412. void SPI_Cmd(SPI_TypeDef* SPIx, FunctionalState NewState);
  413. void I2S_Cmd(SPI_TypeDef* SPIx, FunctionalState NewState);
  414. void SPI_DataSizeConfig(SPI_TypeDef* SPIx, uint16_t SPI_DataSize);
  415. void SPI_BiDirectionalLineConfig(SPI_TypeDef* SPIx, uint16_t SPI_Direction);
  416. void SPI_NSSInternalSoftwareConfig(SPI_TypeDef* SPIx, uint16_t SPI_NSSInternalSoft);
  417. void SPI_SSOutputCmd(SPI_TypeDef* SPIx, FunctionalState NewState);
  418. void SPI_TIModeCmd(SPI_TypeDef* SPIx, FunctionalState NewState);
  419. void I2S_FullDuplexConfig(SPI_TypeDef* I2Sxext, I2S_InitTypeDef* I2S_InitStruct);
  420. /* Data transfers functions ***************************************************/
  421. void SPI_I2S_SendData(SPI_TypeDef* SPIx, uint16_t Data);
  422. uint16_t SPI_I2S_ReceiveData(SPI_TypeDef* SPIx);
  423. /* Hardware CRC Calculation functions *****************************************/
  424. void SPI_CalculateCRC(SPI_TypeDef* SPIx, FunctionalState NewState);
  425. void SPI_TransmitCRC(SPI_TypeDef* SPIx);
  426. uint16_t SPI_GetCRC(SPI_TypeDef* SPIx, uint8_t SPI_CRC);
  427. uint16_t SPI_GetCRCPolynomial(SPI_TypeDef* SPIx);
  428. /* DMA transfers management functions *****************************************/
  429. void SPI_I2S_DMACmd(SPI_TypeDef* SPIx, uint16_t SPI_I2S_DMAReq, FunctionalState NewState);
  430. /* Interrupts and flags management functions **********************************/
  431. void SPI_I2S_ITConfig(SPI_TypeDef* SPIx, uint8_t SPI_I2S_IT, FunctionalState NewState);
  432. FlagStatus SPI_I2S_GetFlagStatus(SPI_TypeDef* SPIx, uint16_t SPI_I2S_FLAG);
  433. void SPI_I2S_ClearFlag(SPI_TypeDef* SPIx, uint16_t SPI_I2S_FLAG);
  434. ITStatus SPI_I2S_GetITStatus(SPI_TypeDef* SPIx, uint8_t SPI_I2S_IT);
  435. void SPI_I2S_ClearITPendingBit(SPI_TypeDef* SPIx, uint8_t SPI_I2S_IT);
  436. #ifdef __cplusplus
  437. }
  438. #endif
  439. #endif /*__STM32F4xx_SPI_H */
  440. /**
  441. * @}
  442. */
  443. /**
  444. * @}
  445. */
  446. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/