| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902 | 
							- /**
 
-   ******************************************************************************
 
-   * @file    stm32f4x7_eth.h
 
-   * @author  MCD Application Team
 
-   * @version V1.0.0
 
-   * @date    14-October-2011
 
-   * @brief   This file contains all the functions prototypes for the Ethernet
 
-   *          firmware driver.
 
-   ******************************************************************************
 
-   * @attention
 
-   *
 
-   * THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
 
-   * WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
 
-   * TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
 
-   * DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
 
-   * FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
 
-   * CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
 
-   *
 
-   * <h2><center>© Portions COPYRIGHT 2011 STMicroelectronics</center></h2>
 
-   ******************************************************************************
 
-   */
 
- /**
 
-   ******************************************************************************
 
-   * <h2><center>© Portions COPYRIGHT 2012 Embest Tech. Co., Ltd.</center></h2>
 
-   * @file    stm32f4x7_eth.h
 
-   * @author  CMP Team
 
-   * @version V1.0.0
 
-   * @date    28-December-2012
 
-   * @brief   This file contains all the functions prototypes for the Ethernet
 
-   *          firmware driver.     
 
-   ******************************************************************************
 
-   * @attention
 
-   *
 
-   * THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
 
-   * WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
 
-   * TIME. AS A RESULT, Embest SHALL NOT BE HELD LIABLE FOR ANY DIRECT, INDIRECT
 
-   * OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE CONTENT
 
-   * OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING INFORMATION
 
-   * CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
 
-   ******************************************************************************
 
-   */
 
- /* Define to prevent recursive inclusion -------------------------------------*/
 
- #ifndef __STM32F4x7_ETH_H
 
- #define __STM32F4x7_ETH_H
 
- #ifdef __cplusplus
 
-  extern "C" {
 
- #endif
 
- /* Includes ------------------------------------------------------------------*/
 
- #include "stm32f4x7_eth_conf.h"
 
- /** @addtogroup STM32F4x7_ETH_Driver
 
-   * @{
 
-   */
 
- /** @defgroup ETH_Exported_Types
 
-   * @{
 
-   */
 
- /** 
 
-   * @brief  ETH MAC Init structure definition
 
-   * @note   The user should not configure all the ETH_InitTypeDef structure's fields. 
 
-   *   By calling the ETH_StructInit function the structure’s fields are set to their default values.
 
-   *   Only the parameters that will be set to a non-default value should be configured.  
 
-   */ 
 
- typedef struct {
 
- /** 
 
-   * @brief / * MAC  
 
-   */ 
 
-   uint32_t             ETH_AutoNegotiation;           /*!< Selects or not the AutoNegotiation mode for the external PHY
 
-                                                            The AutoNegotiation allows an automatic setting of the Speed (10/100Mbps)
 
-                                                            and the mode (half/full-duplex).
 
-                                                            This parameter can be a value of @ref ETH_AutoNegotiation */
 
-   uint32_t             ETH_Watchdog;                  /*!< Selects or not the Watchdog timer
 
-                                                            When enabled, the MAC allows no more then 2048 bytes to be received.
 
-                                                            When disabled, the MAC can receive up to 16384 bytes.
 
-                                                            This parameter can be a value of @ref ETH_watchdog */  
 
-   uint32_t             ETH_Jabber;                    /*!< Selects or not Jabber timer
 
-                                                            When enabled, the MAC allows no more then 2048 bytes to be sent.
 
-                                                            When disabled, the MAC can send up to 16384 bytes.
 
-                                                            This parameter can be a value of @ref ETH_Jabber */
 
-   uint32_t             ETH_InterFrameGap;             /*!< Selects the minimum IFG between frames during transmission
 
-                                                            This parameter can be a value of @ref ETH_Inter_Frame_Gap */   
 
-   uint32_t             ETH_CarrierSense;              /*!< Selects or not the Carrier Sense
 
-                                                            This parameter can be a value of @ref ETH_Carrier_Sense */
 
-   uint32_t             ETH_Speed;                     /*!< Sets the Ethernet speed: 10/100 Mbps
 
-                                                            This parameter can be a value of @ref ETH_Speed */
 
-   uint32_t             ETH_ReceiveOwn;                /*!< Selects or not the ReceiveOwn
 
-                                                            ReceiveOwn allows the reception of frames when the TX_EN signal is asserted
 
-                                                            in Half-Duplex mode
 
-                                                            This parameter can be a value of @ref ETH_Receive_Own */  
 
-   uint32_t             ETH_LoopbackMode;              /*!< Selects or not the internal MAC MII Loopback mode
 
-                                                            This parameter can be a value of @ref ETH_Loop_Back_Mode */  
 
-   uint32_t             ETH_Mode;                      /*!< Selects the MAC duplex mode: Half-Duplex or Full-Duplex mode
 
-                                                            This parameter can be a value of @ref ETH_Duplex_Mode */  
 
-   uint32_t             ETH_ChecksumOffload;           /*!< Selects or not the IPv4 checksum checking for received frame payloads' TCP/UDP/ICMP headers.
 
-                                                            This parameter can be a value of @ref ETH_Checksum_Offload */    
 
-   uint32_t             ETH_RetryTransmission;         /*!< Selects or not the MAC attempt retries transmission, based on the settings of BL,
 
-                                                            when a collision occurs (Half-Duplex mode)
 
-                                                            This parameter can be a value of @ref ETH_Retry_Transmission */
 
-   uint32_t             ETH_AutomaticPadCRCStrip;      /*!< Selects or not the Automatic MAC Pad/CRC Stripping
 
-                                                            This parameter can be a value of @ref ETH_Automatic_Pad_CRC_Strip */ 
 
-   uint32_t             ETH_BackOffLimit;              /*!< Selects the BackOff limit value
 
-                                                            This parameter can be a value of @ref ETH_Back_Off_Limit */
 
-   uint32_t             ETH_DeferralCheck;             /*!< Selects or not the deferral check function (Half-Duplex mode)
 
-                                                            This parameter can be a value of @ref ETH_Deferral_Check */                                                                                                        
 
-   uint32_t             ETH_ReceiveAll;                /*!< Selects or not all frames reception by the MAC (No filtering)
 
-                                                            This parameter can be a value of @ref ETH_Receive_All */   
 
-   uint32_t             ETH_SourceAddrFilter;          /*!< Selects the Source Address Filter mode                                                           
 
-                                                            This parameter can be a value of @ref ETH_Source_Addr_Filter */                  
 
-   uint32_t             ETH_PassControlFrames;         /*!< Sets the forwarding mode of the control frames (including unicast and multicast PAUSE frames)                                                          
 
-                                                            This parameter can be a value of @ref ETH_Pass_Control_Frames */ 
 
-   uint32_t             ETH_BroadcastFramesReception;  /*!< Selects or not the reception of Broadcast Frames
 
-                                                            This parameter can be a value of @ref ETH_Broadcast_Frames_Reception */
 
-   uint32_t             ETH_DestinationAddrFilter;     /*!< Sets the destination filter mode for both unicast and multicast frames
 
-                                                            This parameter can be a value of @ref ETH_Destination_Addr_Filter */ 
 
-   uint32_t             ETH_PromiscuousMode;           /*!< Selects or not the Promiscuous Mode
 
-                                                            This parameter can be a value of @ref ETH_Promiscuous_Mode */
 
-   uint32_t             ETH_MulticastFramesFilter;     /*!< Selects the Multicast Frames filter mode: None/HashTableFilter/PerfectFilter/PerfectHashTableFilter
 
-                                                            This parameter can be a value of @ref ETH_Multicast_Frames_Filter */ 
 
-   uint32_t             ETH_UnicastFramesFilter;       /*!< Selects the Unicast Frames filter mode: HashTableFilter/PerfectFilter/PerfectHashTableFilter
 
-                                                            This parameter can be a value of @ref ETH_Unicast_Frames_Filter */ 
 
-   uint32_t             ETH_HashTableHigh;             /*!< This field holds the higher 32 bits of Hash table.  */    
 
-   uint32_t             ETH_HashTableLow;              /*!< This field holds the lower 32 bits of Hash table.  */    
 
-   uint32_t             ETH_PauseTime;                 /*!< This field holds the value to be used in the Pause Time field in the
 
-                                                            transmit control frame */
 
-   uint32_t             ETH_ZeroQuantaPause;           /*!< Selects or not the automatic generation of Zero-Quanta Pause Control frames
 
-                                                            This parameter can be a value of @ref ETH_Zero_Quanta_Pause */  
 
-   uint32_t             ETH_PauseLowThreshold;         /*!< This field configures the threshold of the PAUSE to be checked for
 
-                                                            automatic retransmission of PAUSE Frame
 
-                                                            This parameter can be a value of @ref ETH_Pause_Low_Threshold */
 
-                                                            
 
-   uint32_t             ETH_UnicastPauseFrameDetect;   /*!< Selects or not the MAC detection of the Pause frames (with MAC Address0
 
-                                                            unicast address and unique multicast address)
 
-                                                            This parameter can be a value of @ref ETH_Unicast_Pause_Frame_Detect */  
 
-   uint32_t             ETH_ReceiveFlowControl;        /*!< Enables or disables the MAC to decode the received Pause frame and
 
-                                                            disable its transmitter for a specified time (Pause Time)
 
-                                                            This parameter can be a value of @ref ETH_Receive_Flow_Control */
 
-   uint32_t             ETH_TransmitFlowControl;       /*!< Enables or disables the MAC to transmit Pause frames (Full-Duplex mode)
 
-                                                            or the MAC back-pressure operation (Half-Duplex mode)
 
-                                                            This parameter can be a value of @ref ETH_Transmit_Flow_Control */     
 
-   uint32_t             ETH_VLANTagComparison;         /*!< Selects the 12-bit VLAN identifier or the complete 16-bit VLAN tag for
 
-                                                            comparison and filtering
 
-                                                            This parameter can be a value of @ref ETH_VLAN_Tag_Comparison */ 
 
-   uint32_t             ETH_VLANTagIdentifier;         /*!< Holds the VLAN tag identifier for receive frames */
 
- /** 
 
-   * @brief / * DMA  
 
-   */ 
 
-   uint32_t             ETH_DropTCPIPChecksumErrorFrame; /*!< Selects or not the Dropping of TCP/IP Checksum Error Frames
 
-                                                              This parameter can be a value of @ref ETH_Drop_TCP_IP_Checksum_Error_Frame */ 
 
-   uint32_t             ETH_ReceiveStoreForward;         /*!< Enables or disables the Receive store and forward mode
 
-                                                              This parameter can be a value of @ref ETH_Receive_Store_Forward */ 
 
-   uint32_t             ETH_FlushReceivedFrame;          /*!< Enables or disables the flushing of received frames
 
-                                                              This parameter can be a value of @ref ETH_Flush_Received_Frame */ 
 
-   uint32_t             ETH_TransmitStoreForward;        /*!< Enables or disables Transmit store and forward mode
 
-                                                              This parameter can be a value of @ref ETH_Transmit_Store_Forward */ 
 
-   uint32_t             ETH_TransmitThresholdControl;    /*!< Selects or not the Transmit Threshold Control
 
-                                                              This parameter can be a value of @ref ETH_Transmit_Threshold_Control */
 
-   uint32_t             ETH_ForwardErrorFrames;          /*!< Selects or not the forward to the DMA of erroneous frames
 
-                                                              This parameter can be a value of @ref ETH_Forward_Error_Frames */
 
-   uint32_t             ETH_ForwardUndersizedGoodFrames; /*!< Enables or disables the Rx FIFO to forward Undersized frames (frames with no Error
 
-                                                              and length less than 64 bytes) including pad-bytes and CRC)
 
-                                                              This parameter can be a value of @ref ETH_Forward_Undersized_Good_Frames */
 
-   uint32_t             ETH_ReceiveThresholdControl;     /*!< Selects the threshold level of the Receive FIFO
 
-                                                              This parameter can be a value of @ref ETH_Receive_Threshold_Control */
 
-   uint32_t             ETH_SecondFrameOperate;          /*!< Selects or not the Operate on second frame mode, which allows the DMA to process a second
 
-                                                              frame of Transmit data even before obtaining the status for the first frame.
 
-                                                              This parameter can be a value of @ref ETH_Second_Frame_Operate */
 
-   uint32_t             ETH_AddressAlignedBeats;         /*!< Enables or disables the Address Aligned Beats
 
-                                                              This parameter can be a value of @ref ETH_Address_Aligned_Beats */
 
-   uint32_t             ETH_FixedBurst;                  /*!< Enables or disables the AHB Master interface fixed burst transfers
 
-                                                              This parameter can be a value of @ref ETH_Fixed_Burst */
 
-                        
 
-   uint32_t             ETH_RxDMABurstLength;            /*!< Indicates the maximum number of beats to be transferred in one Rx DMA transaction
 
-                                                              This parameter can be a value of @ref ETH_Rx_DMA_Burst_Length */ 
 
-   uint32_t             ETH_TxDMABurstLength;            /*!< Indicates the maximum number of beats to be transferred in one Tx DMA transaction
 
-                                                              This parameter can be a value of @ref ETH_Tx_DMA_Burst_Length */                                                   
 
-   uint32_t             ETH_DescriptorSkipLength;        /*!< Specifies the number of word to skip between two unchained descriptors (Ring mode) */                                                             
 
-   uint32_t             ETH_DMAArbitration;              /*!< Selects the DMA Tx/Rx arbitration
 
-                                                              This parameter can be a value of @ref ETH_DMA_Arbitration */  
 
- }ETH_InitTypeDef;
 
- /**--------------------------------------------------------------------------**/
 
- /** 
 
-   * @brief                           DMA descriptors types
 
-   */ 
 
- /**--------------------------------------------------------------------------**/
 
- /** 
 
-   * @brief  ETH DMA Descriptors data structure definition
 
-   */ 
 
- typedef struct  {
 
-   __IO uint32_t   Status;                /*!< Status */
 
-   uint32_t   ControlBufferSize;     /*!< Control and Buffer1, Buffer2 lengths */
 
-   uint32_t   Buffer1Addr;           /*!< Buffer1 address pointer */
 
-   uint32_t   Buffer2NextDescAddr;   /*!< Buffer2 or next descriptor address pointer */
 
- /* Enhanced ETHERNET DMA PTP Descriptors */
 
- #ifdef USE_ENHANCED_DMA_DESCRIPTORS
 
-   uint32_t   ExtendedStatus;        /* Extended status for PTP receive descriptor */
 
-   uint32_t   Reserved1;             /* Reserved */
 
-   uint32_t   TimeStampLow;          /* Time Stamp Low value for transmit and receive */
 
-   uint32_t   TimeStampHigh;         /* Time Stamp High value for transmit and receive */
 
- #endif /* USE_ENHANCED_DMA_DESCRIPTORS */
 
- } ETH_DMADESCTypeDef;
 
- typedef struct{
 
-   u32 length;
 
-   u32 buffer;
 
-   __IO ETH_DMADESCTypeDef *descriptor;
 
- }FrameTypeDef;
 
- typedef struct  {
 
-   __IO ETH_DMADESCTypeDef *FS_Rx_Desc;          /*!< First Segment Rx Desc */
 
-   __IO ETH_DMADESCTypeDef *LS_Rx_Desc;          /*!< Last Segment Rx Desc */
 
-   __IO uint32_t  Seg_Count;                     /*!< Segment count */
 
- } ETH_DMA_Rx_Frame_infos;
 
-   
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Exported_Constants
 
-   * @{
 
-   */ 
 
-  
 
- /**--------------------------------------------------------------------------**/
 
- /** 
 
-   * @brief                          ETH Frames defines
 
-   */ 
 
- /**--------------------------------------------------------------------------**/
 
- /** @defgroup ENET_Buffers_setting 
 
-   * @{
 
-   */ 
 
- #define ETH_MAX_PACKET_SIZE    1524    /*!< ETH_HEADER + ETH_EXTRA + VLAN_TAG + MAX_ETH_PAYLOAD + ETH_CRC */
 
- #define ETH_HEADER               14    /*!< 6 byte Dest addr, 6 byte Src addr, 2 byte length/type */
 
- #define ETH_CRC                   4    /*!< Ethernet CRC */
 
- #define ETH_EXTRA                 2    /*!< Extra bytes in some cases */   
 
- #define VLAN_TAG                  4    /*!< optional 802.1q VLAN Tag */
 
- #define MIN_ETH_PAYLOAD          46    /*!< Minimum Ethernet payload size */
 
- #define MAX_ETH_PAYLOAD        1500    /*!< Maximum Ethernet payload size */
 
- #define JUMBO_FRAME_PAYLOAD    9000    /*!< Jumbo frame payload size */      
 
-  /* Ethernet driver receive buffers are organized in a chained linked-list, when
 
-     an ethernet packet is received, the Rx-DMA will transfer the packet from RxFIFO
 
-     to the driver receive buffers memory.
 
-     
 
-     Depending on the size of the received ethernet packet and the size of 
 
-     each ethernet driver receive buffer, the received packet can take one or more
 
-     ethernet driver receive buffer. 
 
-     
 
-     In below are defined the size of one ethernet driver receive buffer ETH_RX_BUF_SIZE 
 
-     and the total count of the driver receive buffers ETH_RXBUFNB.
 
-     
 
-     The configured value for ETH_RX_BUF_SIZE and ETH_RXBUFNB are only provided as 
 
-     example, they can be reconfigured in the application layer to fit the application 
 
-     needs */ 
 
-    
 
- /* Here we configure each Ethernet driver receive buffer to fit the Max size Ethernet
 
-    packet */    
 
- #ifndef ETH_RX_BUF_SIZE
 
-  #define ETH_RX_BUF_SIZE         ETH_MAX_PACKET_SIZE 
 
- #endif
 
- /* 5 Ethernet driver receive buffers are used (in a chained linked list)*/ 
 
- #ifndef ETH_RXBUFNB
 
-  #define ETH_RXBUFNB             5     /*  5 Rx buffers of size ETH_RX_BUF_SIZE */
 
- #endif
 
-  /* Ethernet driver transmit buffers are organized in a chained linked-list, when
 
-     an ethernet packet is transmitted, Tx-DMA will transfer the packet from the 
 
-     driver transmit buffers memory to the TxFIFO.
 
-     
 
-     Depending on the size of the Ethernet packet to be transmitted and the size of 
 
-     each ethernet driver transmit buffer, the packet to be transmitted can take 
 
-     one or more ethernet driver transmit buffer. 
 
-     
 
-     In below are defined the size of one ethernet driver transmit buffer ETH_TX_BUF_SIZE 
 
-     and the total count of the driver transmit buffers ETH_TXBUFNB.
 
-     
 
-     The configured value for ETH_TX_BUF_SIZE and ETH_TXBUFNB are only provided as 
 
-     example, they can be reconfigured in the application layer to fit the application 
 
-     needs */ 
 
-    
 
- /* Here we configure each Ethernet driver transmit buffer to fit the Max size Ethernet
 
-    packet */  
 
- #ifndef ETH_TX_BUF_SIZE 
 
-  #define ETH_TX_BUF_SIZE         ETH_MAX_PACKET_SIZE
 
- #endif
 
- /* 5 ethernet driver transmit buffers are used (in a chained linked list)*/ 
 
- #ifndef ETH_TXBUFNB
 
-  #define ETH_TXBUFNB             5      /* 5  Tx buffers of size ETH_TX_BUF_SIZE */
 
- #endif
 
- #define  ETH_DMARxDesc_FrameLengthShift           16
 
- /**--------------------------------------------------------------------------**/
 
- /** 
 
-   * @brief                 Ethernet DMA descriptors registers bits definition
 
-   */ 
 
- /**--------------------------------------------------------------------------**/
 
- /**
 
- @code 
 
-    DMA Tx Desciptor
 
-   -----------------------------------------------------------------------------------------------
 
-   TDES0 | OWN(31) | CTRL[30:26] | Reserved[25:24] | CTRL[23:20] | Reserved[19:17] | Status[16:0] |
 
-   -----------------------------------------------------------------------------------------------
 
-   TDES1 | Reserved[31:29] | Buffer2 ByteCount[28:16] | Reserved[15:13] | Buffer1 ByteCount[12:0] |
 
-   -----------------------------------------------------------------------------------------------
 
-   TDES2 |                         Buffer1 Address [31:0]                                         |
 
-   -----------------------------------------------------------------------------------------------
 
-   TDES3 |                   Buffer2 Address [31:0] / Next Descriptor Address [31:0]              |
 
-   -----------------------------------------------------------------------------------------------
 
- @endcode
 
- */
 
- /** 
 
-   * @brief  Bit definition of TDES0 register: DMA Tx descriptor status register
 
-   */ 
 
- #define ETH_DMATxDesc_OWN                     ((uint32_t)0x80000000)  /*!< OWN bit: descriptor is owned by DMA engine */
 
- #define ETH_DMATxDesc_IC                      ((uint32_t)0x40000000)  /*!< Interrupt on Completion */
 
- #define ETH_DMATxDesc_LS                      ((uint32_t)0x20000000)  /*!< Last Segment */
 
- #define ETH_DMATxDesc_FS                      ((uint32_t)0x10000000)  /*!< First Segment */
 
- #define ETH_DMATxDesc_DC                      ((uint32_t)0x08000000)  /*!< Disable CRC */
 
- #define ETH_DMATxDesc_DP                      ((uint32_t)0x04000000)  /*!< Disable Padding */
 
- #define ETH_DMATxDesc_TTSE                    ((uint32_t)0x02000000)  /*!< Transmit Time Stamp Enable */
 
- #define ETH_DMATxDesc_CIC                     ((uint32_t)0x00C00000)  /*!< Checksum Insertion Control: 4 cases */
 
- #define ETH_DMATxDesc_CIC_ByPass              ((uint32_t)0x00000000)  /*!< Do Nothing: Checksum Engine is bypassed */ 
 
- #define ETH_DMATxDesc_CIC_IPV4Header          ((uint32_t)0x00400000)  /*!< IPV4 header Checksum Insertion */ 
 
- #define ETH_DMATxDesc_CIC_TCPUDPICMP_Segment  ((uint32_t)0x00800000)  /*!< TCP/UDP/ICMP Checksum Insertion calculated over segment only */ 
 
- #define ETH_DMATxDesc_CIC_TCPUDPICMP_Full     ((uint32_t)0x00C00000)  /*!< TCP/UDP/ICMP Checksum Insertion fully calculated */ 
 
- #define ETH_DMATxDesc_TER                     ((uint32_t)0x00200000)  /*!< Transmit End of Ring */
 
- #define ETH_DMATxDesc_TCH                     ((uint32_t)0x00100000)  /*!< Second Address Chained */
 
- #define ETH_DMATxDesc_TTSS                    ((uint32_t)0x00020000)  /*!< Tx Time Stamp Status */
 
- #define ETH_DMATxDesc_IHE                     ((uint32_t)0x00010000)  /*!< IP Header Error */
 
- #define ETH_DMATxDesc_ES                      ((uint32_t)0x00008000)  /*!< Error summary: OR of the following bits: UE || ED || EC || LCO || NC || LCA || FF || JT */
 
- #define ETH_DMATxDesc_JT                      ((uint32_t)0x00004000)  /*!< Jabber Timeout */
 
- #define ETH_DMATxDesc_FF                      ((uint32_t)0x00002000)  /*!< Frame Flushed: DMA/MTL flushed the frame due to SW flush */
 
- #define ETH_DMATxDesc_PCE                     ((uint32_t)0x00001000)  /*!< Payload Checksum Error */
 
- #define ETH_DMATxDesc_LCA                     ((uint32_t)0x00000800)  /*!< Loss of Carrier: carrier lost during transmission */
 
- #define ETH_DMATxDesc_NC                      ((uint32_t)0x00000400)  /*!< No Carrier: no carrier signal from the transceiver */
 
- #define ETH_DMATxDesc_LCO                     ((uint32_t)0x00000200)  /*!< Late Collision: transmission aborted due to collision */
 
- #define ETH_DMATxDesc_EC                      ((uint32_t)0x00000100)  /*!< Excessive Collision: transmission aborted after 16 collisions */
 
- #define ETH_DMATxDesc_VF                      ((uint32_t)0x00000080)  /*!< VLAN Frame */
 
- #define ETH_DMATxDesc_CC                      ((uint32_t)0x00000078)  /*!< Collision Count */
 
- #define ETH_DMATxDesc_ED                      ((uint32_t)0x00000004)  /*!< Excessive Deferral */
 
- #define ETH_DMATxDesc_UF                      ((uint32_t)0x00000002)  /*!< Underflow Error: late data arrival from the memory */
 
- #define ETH_DMATxDesc_DB                      ((uint32_t)0x00000001)  /*!< Deferred Bit */
 
- /** 
 
-   * @brief  Bit definition of TDES1 register
 
-   */ 
 
- #define ETH_DMATxDesc_TBS2  ((uint32_t)0x1FFF0000)  /*!< Transmit Buffer2 Size */
 
- #define ETH_DMATxDesc_TBS1  ((uint32_t)0x00001FFF)  /*!< Transmit Buffer1 Size */
 
- /** 
 
-   * @brief  Bit definition of TDES2 register
 
-   */ 
 
- #define ETH_DMATxDesc_B1AP  ((uint32_t)0xFFFFFFFF)  /*!< Buffer1 Address Pointer */
 
- /** 
 
-   * @brief  Bit definition of TDES3 register
 
-   */ 
 
- #define ETH_DMATxDesc_B2AP  ((uint32_t)0xFFFFFFFF)  /*!< Buffer2 Address Pointer */
 
-   /*---------------------------------------------------------------------------------------------
 
-   TDES6 |                         Transmit Time Stamp Low [31:0]                                 |
 
-   -----------------------------------------------------------------------------------------------
 
-   TDES7 |                         Transmit Time Stamp High [31:0]                                |
 
-   ----------------------------------------------------------------------------------------------*/
 
- /* Bit definition of TDES6 register */
 
-  #define ETH_DMAPTPTxDesc_TTSL  ((uint32_t)0xFFFFFFFF)  /* Transmit Time Stamp Low */
 
- /* Bit definition of TDES7 register */
 
-  #define ETH_DMAPTPTxDesc_TTSH  ((uint32_t)0xFFFFFFFF)  /* Transmit Time Stamp High */
 
- /**
 
-   * @}
 
-   */ 
 
- /** @defgroup DMA_Rx_descriptor 
 
-   * @{
 
-   */
 
- /**
 
- @code 
 
-   DMA Rx Descriptor
 
-   --------------------------------------------------------------------------------------------------------------------
 
-   RDES0 | OWN(31) |                                             Status [30:0]                                          |
 
-   ---------------------------------------------------------------------------------------------------------------------
 
-   RDES1 | CTRL(31) | Reserved[30:29] | Buffer2 ByteCount[28:16] | CTRL[15:14] | Reserved(13) | Buffer1 ByteCount[12:0] |
 
-   ---------------------------------------------------------------------------------------------------------------------
 
-   RDES2 |                                       Buffer1 Address [31:0]                                                 |
 
-   ---------------------------------------------------------------------------------------------------------------------
 
-   RDES3 |                          Buffer2 Address [31:0] / Next Descriptor Address [31:0]                             |
 
-   ---------------------------------------------------------------------------------------------------------------------
 
- @endcode
 
- */
 
- /** 
 
-   * @brief  Bit definition of RDES0 register: DMA Rx descriptor status register
 
-   */ 
 
- #define ETH_DMARxDesc_OWN         ((uint32_t)0x80000000)  /*!< OWN bit: descriptor is owned by DMA engine  */
 
- #define ETH_DMARxDesc_AFM         ((uint32_t)0x40000000)  /*!< DA Filter Fail for the rx frame  */
 
- #define ETH_DMARxDesc_FL          ((uint32_t)0x3FFF0000)  /*!< Receive descriptor frame length  */
 
- #define ETH_DMARxDesc_ES          ((uint32_t)0x00008000)  /*!< Error summary: OR of the following bits: DE || OE || IPC || LC || RWT || RE || CE */
 
- #define ETH_DMARxDesc_DE          ((uint32_t)0x00004000)  /*!< Descriptor error: no more descriptors for receive frame  */
 
- #define ETH_DMARxDesc_SAF         ((uint32_t)0x00002000)  /*!< SA Filter Fail for the received frame */
 
- #define ETH_DMARxDesc_LE          ((uint32_t)0x00001000)  /*!< Frame size not matching with length field */
 
- #define ETH_DMARxDesc_OE          ((uint32_t)0x00000800)  /*!< Overflow Error: Frame was damaged due to buffer overflow */
 
- #define ETH_DMARxDesc_VLAN        ((uint32_t)0x00000400)  /*!< VLAN Tag: received frame is a VLAN frame */
 
- #define ETH_DMARxDesc_FS          ((uint32_t)0x00000200)  /*!< First descriptor of the frame  */
 
- #define ETH_DMARxDesc_LS          ((uint32_t)0x00000100)  /*!< Last descriptor of the frame  */ 
 
- #define ETH_DMARxDesc_IPV4HCE     ((uint32_t)0x00000080)  /*!< IPC Checksum Error: Rx Ipv4 header checksum error   */    
 
- #define ETH_DMARxDesc_LC          ((uint32_t)0x00000040)  /*!< Late collision occurred during reception   */
 
- #define ETH_DMARxDesc_FT          ((uint32_t)0x00000020)  /*!< Frame type - Ethernet, otherwise 802.3    */
 
- #define ETH_DMARxDesc_RWT         ((uint32_t)0x00000010)  /*!< Receive Watchdog Timeout: watchdog timer expired during reception    */
 
- #define ETH_DMARxDesc_RE          ((uint32_t)0x00000008)  /*!< Receive error: error reported by MII interface  */
 
- #define ETH_DMARxDesc_DBE         ((uint32_t)0x00000004)  /*!< Dribble bit error: frame contains non int multiple of 8 bits  */
 
- #define ETH_DMARxDesc_CE          ((uint32_t)0x00000002)  /*!< CRC error */
 
- #define ETH_DMARxDesc_MAMPCE      ((uint32_t)0x00000001)  /*!< Rx MAC Address/Payload Checksum Error: Rx MAC address matched/ Rx Payload Checksum Error */
 
- /** 
 
-   * @brief  Bit definition of RDES1 register
 
-   */ 
 
- #define ETH_DMARxDesc_DIC   ((uint32_t)0x80000000)  /*!< Disable Interrupt on Completion */
 
- #define ETH_DMARxDesc_RBS2  ((uint32_t)0x1FFF0000)  /*!< Receive Buffer2 Size */
 
- #define ETH_DMARxDesc_RER   ((uint32_t)0x00008000)  /*!< Receive End of Ring */
 
- #define ETH_DMARxDesc_RCH   ((uint32_t)0x00004000)  /*!< Second Address Chained */
 
- #define ETH_DMARxDesc_RBS1  ((uint32_t)0x00001FFF)  /*!< Receive Buffer1 Size */
 
- /** 
 
-   * @brief  Bit definition of RDES2 register  
 
-   */ 
 
- #define ETH_DMARxDesc_B1AP  ((uint32_t)0xFFFFFFFF)  /*!< Buffer1 Address Pointer */
 
- /** 
 
-   * @brief  Bit definition of RDES3 register  
 
-   */ 
 
- #define ETH_DMARxDesc_B2AP  ((uint32_t)0xFFFFFFFF)  /*!< Buffer2 Address Pointer */
 
- /*---------------------------------------------------------------------------------------------------------------------
 
-   RDES4 |                   Reserved[31:15]              |             Extended Status [14:0]                          |
 
-   ---------------------------------------------------------------------------------------------------------------------
 
-   RDES5 |                                            Reserved[31:0]                                                    |
 
-   ---------------------------------------------------------------------------------------------------------------------
 
-   RDES6 |                                       Receive Time Stamp Low [31:0]                                          |
 
-   ---------------------------------------------------------------------------------------------------------------------
 
-   RDES7 |                                       Receive Time Stamp High [31:0]                                         |
 
-   --------------------------------------------------------------------------------------------------------------------*/
 
- /* Bit definition of RDES4 register */
 
- #define ETH_DMAPTPRxDesc_PTPV     ((uint32_t)0x00002000)  /* PTP Version */
 
- #define ETH_DMAPTPRxDesc_PTPFT    ((uint32_t)0x00001000)  /* PTP Frame Type */
 
- #define ETH_DMAPTPRxDesc_PTPMT    ((uint32_t)0x00000F00)  /* PTP Message Type */
 
-   #define ETH_DMAPTPRxDesc_PTPMT_Sync                      ((uint32_t)0x00000100)  /* SYNC message (all clock types) */
 
-   #define ETH_DMAPTPRxDesc_PTPMT_FollowUp                  ((uint32_t)0x00000200)  /* FollowUp message (all clock types) */ 
 
-   #define ETH_DMAPTPRxDesc_PTPMT_DelayReq                  ((uint32_t)0x00000300)  /* DelayReq message (all clock types) */ 
 
-   #define ETH_DMAPTPRxDesc_PTPMT_DelayResp                 ((uint32_t)0x00000400)  /* DelayResp message (all clock types) */ 
 
-   #define ETH_DMAPTPRxDesc_PTPMT_PdelayReq_Announce        ((uint32_t)0x00000500)  /* PdelayReq message (peer-to-peer transparent clock) or Announce message (Ordinary or Boundary clock) */ 
 
-   #define ETH_DMAPTPRxDesc_PTPMT_PdelayResp_Manag          ((uint32_t)0x00000600)  /* PdelayResp message (peer-to-peer transparent clock) or Management message (Ordinary or Boundary clock)  */ 
 
-   #define ETH_DMAPTPRxDesc_PTPMT_PdelayRespFollowUp_Signal ((uint32_t)0x00000700)  /* PdelayRespFollowUp message (peer-to-peer transparent clock) or Signaling message (Ordinary or Boundary clock) */           
 
- #define ETH_DMAPTPRxDesc_IPV6PR   ((uint32_t)0x00000080)  /* IPv6 Packet Received */
 
- #define ETH_DMAPTPRxDesc_IPV4PR   ((uint32_t)0x00000040)  /* IPv4 Packet Received */
 
- #define ETH_DMAPTPRxDesc_IPCB  ((uint32_t)0x00000020)  /* IP Checksum Bypassed */
 
- #define ETH_DMAPTPRxDesc_IPPE  ((uint32_t)0x00000010)  /* IP Payload Error */
 
- #define ETH_DMAPTPRxDesc_IPHE  ((uint32_t)0x00000008)  /* IP Header Error */
 
- #define ETH_DMAPTPRxDesc_IPPT  ((uint32_t)0x00000007)  /* IP Payload Type */
 
-   #define ETH_DMAPTPRxDesc_IPPT_UDP                 ((uint32_t)0x00000001)  /* UDP payload encapsulated in the IP datagram */
 
-   #define ETH_DMAPTPRxDesc_IPPT_TCP                 ((uint32_t)0x00000002)  /* TCP payload encapsulated in the IP datagram */ 
 
-   #define ETH_DMAPTPRxDesc_IPPT_ICMP                ((uint32_t)0x00000003)  /* ICMP payload encapsulated in the IP datagram */
 
- /* Bit definition of RDES6 register */
 
- #define ETH_DMAPTPRxDesc_RTSL  ((uint32_t)0xFFFFFFFF)  /* Receive Time Stamp Low */
 
- /* Bit definition of RDES7 register */
 
- #define ETH_DMAPTPRxDesc_RTSH  ((uint32_t)0xFFFFFFFF)  /* Receive Time Stamp High */
 
- /**--------------------------------------------------------------------------**/
 
- /** 
 
-   * @brief                     Description of common PHY registers
 
-   */ 
 
- /**--------------------------------------------------------------------------**/
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup PHY_Read_write_Timeouts 
 
-   * @{
 
-   */ 
 
- #define PHY_READ_TO                     ((uint32_t)0x0004FFFF)
 
- #define PHY_WRITE_TO                    ((uint32_t)0x0004FFFF)
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup PHY_Register_address 
 
-   * @{
 
-   */ 
 
- #define PHY_BCR                          0          /*!< Transceiver Basic Control Register */
 
- #define PHY_BSR                          1          /*!< Transceiver Basic Status Register */
 
- #define IS_ETH_PHY_ADDRESS(ADDRESS) ((ADDRESS) <= 0x20)
 
- #define IS_ETH_PHY_REG(REG) (((REG) == PHY_BCR) || \
 
-                              ((REG) == PHY_BSR) || \
 
-                              ((REG) == PHY_SR))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup PHY_basic_Control_register 
 
-   * @{
 
-   */ 
 
- #define PHY_Reset                       ((uint16_t)0x8000)      /*!< PHY Reset */
 
- #define PHY_Loopback                    ((uint16_t)0x4000)      /*!< Select loop-back mode */
 
- #define PHY_FULLDUPLEX_100M             ((uint16_t)0x2100)      /*!< Set the full-duplex mode at 100 Mb/s */
 
- #define PHY_HALFDUPLEX_100M             ((uint16_t)0x2000)      /*!< Set the half-duplex mode at 100 Mb/s */
 
- #define PHY_FULLDUPLEX_10M              ((uint16_t)0x0100)      /*!< Set the full-duplex mode at 10 Mb/s */
 
- #define PHY_HALFDUPLEX_10M              ((uint16_t)0x0000)      /*!< Set the half-duplex mode at 10 Mb/s */
 
- #define PHY_AutoNegotiation             ((uint16_t)0x1000)      /*!< Enable auto-negotiation function */
 
- #define PHY_Restart_AutoNegotiation     ((uint16_t)0x0200)      /*!< Restart auto-negotiation function */
 
- #define PHY_Powerdown                   ((uint16_t)0x0800)      /*!< Select the power down mode */
 
- #define PHY_Isolate                     ((uint16_t)0x0400)      /*!< Isolate PHY from MII */
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup PHY_basic_status_register 
 
-   * @{
 
-   */ 
 
- #define PHY_AutoNego_Complete           ((uint16_t)0x0020)      /*!< Auto-Negotiation process completed */
 
- #define PHY_Linked_Status               ((uint16_t)0x0004)      /*!< Valid link established */
 
- #define PHY_Jabber_detection            ((uint16_t)0x0002)      /*!< Jabber condition detected */
 
- /**
 
-   * @}
 
-   */
 
- /**--------------------------------------------------------------------------**/
 
- /** 
 
-   * @brief                                  MAC defines
 
-   */ 
 
- /**--------------------------------------------------------------------------**/
 
- /** @defgroup ETH_AutoNegotiation 
 
-   * @{
 
-   */ 
 
- #define ETH_AutoNegotiation_Enable     ((uint32_t)0x00000001)
 
- #define ETH_AutoNegotiation_Disable    ((uint32_t)0x00000000)
 
- #define IS_ETH_AUTONEGOTIATION(CMD) (((CMD) == ETH_AutoNegotiation_Enable) || \
 
-                                      ((CMD) == ETH_AutoNegotiation_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_watchdog 
 
-   * @{
 
-   */ 
 
- #define ETH_Watchdog_Enable       ((uint32_t)0x00000000)
 
- #define ETH_Watchdog_Disable      ((uint32_t)0x00800000)
 
- #define IS_ETH_WATCHDOG(CMD) (((CMD) == ETH_Watchdog_Enable) || \
 
-                               ((CMD) == ETH_Watchdog_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Jabber 
 
-   * @{
 
-   */ 
 
- #define ETH_Jabber_Enable    ((uint32_t)0x00000000)
 
- #define ETH_Jabber_Disable   ((uint32_t)0x00400000)
 
- #define IS_ETH_JABBER(CMD) (((CMD) == ETH_Jabber_Enable) || \
 
-                             ((CMD) == ETH_Jabber_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Inter_Frame_Gap 
 
-   * @{
 
-   */ 
 
- #define ETH_InterFrameGap_96Bit   ((uint32_t)0x00000000)  /*!< minimum IFG between frames during transmission is 96Bit */
 
- #define ETH_InterFrameGap_88Bit   ((uint32_t)0x00020000)  /*!< minimum IFG between frames during transmission is 88Bit */
 
- #define ETH_InterFrameGap_80Bit   ((uint32_t)0x00040000)  /*!< minimum IFG between frames during transmission is 80Bit */
 
- #define ETH_InterFrameGap_72Bit   ((uint32_t)0x00060000)  /*!< minimum IFG between frames during transmission is 72Bit */
 
- #define ETH_InterFrameGap_64Bit   ((uint32_t)0x00080000)  /*!< minimum IFG between frames during transmission is 64Bit */
 
- #define ETH_InterFrameGap_56Bit   ((uint32_t)0x000A0000)  /*!< minimum IFG between frames during transmission is 56Bit */
 
- #define ETH_InterFrameGap_48Bit   ((uint32_t)0x000C0000)  /*!< minimum IFG between frames during transmission is 48Bit */
 
- #define ETH_InterFrameGap_40Bit   ((uint32_t)0x000E0000)  /*!< minimum IFG between frames during transmission is 40Bit */
 
- #define IS_ETH_INTER_FRAME_GAP(GAP) (((GAP) == ETH_InterFrameGap_96Bit) || \
 
-                                      ((GAP) == ETH_InterFrameGap_88Bit) || \
 
-                                      ((GAP) == ETH_InterFrameGap_80Bit) || \
 
-                                      ((GAP) == ETH_InterFrameGap_72Bit) || \
 
-                                      ((GAP) == ETH_InterFrameGap_64Bit) || \
 
-                                      ((GAP) == ETH_InterFrameGap_56Bit) || \
 
-                                      ((GAP) == ETH_InterFrameGap_48Bit) || \
 
-                                      ((GAP) == ETH_InterFrameGap_40Bit))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Carrier_Sense 
 
-   * @{
 
-   */ 
 
- #define ETH_CarrierSense_Enable   ((uint32_t)0x00000000)
 
- #define ETH_CarrierSense_Disable  ((uint32_t)0x00010000)
 
- #define IS_ETH_CARRIER_SENSE(CMD) (((CMD) == ETH_CarrierSense_Enable) || \
 
-                                    ((CMD) == ETH_CarrierSense_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Speed 
 
-   * @{
 
-   */ 
 
- #define ETH_Speed_10M        ((uint32_t)0x00000000)
 
- #define ETH_Speed_100M       ((uint32_t)0x00004000)
 
- #define IS_ETH_SPEED(SPEED) (((SPEED) == ETH_Speed_10M) || \
 
-                              ((SPEED) == ETH_Speed_100M))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Receive_Own 
 
-   * @{
 
-   */ 
 
- #define ETH_ReceiveOwn_Enable     ((uint32_t)0x00000000)
 
- #define ETH_ReceiveOwn_Disable    ((uint32_t)0x00002000)
 
- #define IS_ETH_RECEIVE_OWN(CMD) (((CMD) == ETH_ReceiveOwn_Enable) || \
 
-                                  ((CMD) == ETH_ReceiveOwn_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Loop_Back_Mode 
 
-   * @{
 
-   */ 
 
- #define ETH_LoopbackMode_Enable        ((uint32_t)0x00001000)
 
- #define ETH_LoopbackMode_Disable       ((uint32_t)0x00000000)
 
- #define IS_ETH_LOOPBACK_MODE(CMD) (((CMD) == ETH_LoopbackMode_Enable) || \
 
-                                    ((CMD) == ETH_LoopbackMode_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Duplex_Mode 
 
-   * @{
 
-   */ 
 
- #define ETH_Mode_FullDuplex       ((uint32_t)0x00000800)
 
- #define ETH_Mode_HalfDuplex       ((uint32_t)0x00000000)
 
- #define IS_ETH_DUPLEX_MODE(MODE) (((MODE) == ETH_Mode_FullDuplex) || \
 
-                                   ((MODE) == ETH_Mode_HalfDuplex))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Checksum_Offload 
 
-   * @{
 
-   */ 
 
- #define ETH_ChecksumOffload_Enable     ((uint32_t)0x00000400)
 
- #define ETH_ChecksumOffload_Disable    ((uint32_t)0x00000000)
 
- #define IS_ETH_CHECKSUM_OFFLOAD(CMD) (((CMD) == ETH_ChecksumOffload_Enable) || \
 
-                                       ((CMD) == ETH_ChecksumOffload_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Retry_Transmission 
 
-   * @{
 
-   */ 
 
- #define ETH_RetryTransmission_Enable   ((uint32_t)0x00000000)
 
- #define ETH_RetryTransmission_Disable  ((uint32_t)0x00000200)
 
- #define IS_ETH_RETRY_TRANSMISSION(CMD) (((CMD) == ETH_RetryTransmission_Enable) || \
 
-                                         ((CMD) == ETH_RetryTransmission_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Automatic_Pad_CRC_Strip 
 
-   * @{
 
-   */ 
 
- #define ETH_AutomaticPadCRCStrip_Enable     ((uint32_t)0x00000080)
 
- #define ETH_AutomaticPadCRCStrip_Disable    ((uint32_t)0x00000000)
 
- #define IS_ETH_AUTOMATIC_PADCRC_STRIP(CMD) (((CMD) == ETH_AutomaticPadCRCStrip_Enable) || \
 
-                                             ((CMD) == ETH_AutomaticPadCRCStrip_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Back_Off_Limit 
 
-   * @{
 
-   */ 
 
- #define ETH_BackOffLimit_10  ((uint32_t)0x00000000)
 
- #define ETH_BackOffLimit_8   ((uint32_t)0x00000020)
 
- #define ETH_BackOffLimit_4   ((uint32_t)0x00000040)
 
- #define ETH_BackOffLimit_1   ((uint32_t)0x00000060)
 
- #define IS_ETH_BACKOFF_LIMIT(LIMIT) (((LIMIT) == ETH_BackOffLimit_10) || \
 
-                                      ((LIMIT) == ETH_BackOffLimit_8) || \
 
-                                      ((LIMIT) == ETH_BackOffLimit_4) || \
 
-                                      ((LIMIT) == ETH_BackOffLimit_1))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Deferral_Check 
 
-   * @{
 
-   */
 
- #define ETH_DeferralCheck_Enable       ((uint32_t)0x00000010)
 
- #define ETH_DeferralCheck_Disable      ((uint32_t)0x00000000)
 
- #define IS_ETH_DEFERRAL_CHECK(CMD) (((CMD) == ETH_DeferralCheck_Enable) || \
 
-                                     ((CMD) == ETH_DeferralCheck_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Receive_All 
 
-   * @{
 
-   */ 
 
- #define ETH_ReceiveAll_Enable     ((uint32_t)0x80000000)
 
- #define ETH_ReceiveAll_Disable    ((uint32_t)0x00000000)
 
- #define IS_ETH_RECEIVE_ALL(CMD) (((CMD) == ETH_ReceiveAll_Enable) || \
 
-                                  ((CMD) == ETH_ReceiveAll_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Source_Addr_Filter 
 
-   * @{
 
-   */ 
 
- #define ETH_SourceAddrFilter_Normal_Enable       ((uint32_t)0x00000200)
 
- #define ETH_SourceAddrFilter_Inverse_Enable      ((uint32_t)0x00000300)
 
- #define ETH_SourceAddrFilter_Disable             ((uint32_t)0x00000000)
 
- #define IS_ETH_SOURCE_ADDR_FILTER(CMD) (((CMD) == ETH_SourceAddrFilter_Normal_Enable) || \
 
-                                         ((CMD) == ETH_SourceAddrFilter_Inverse_Enable) || \
 
-                                         ((CMD) == ETH_SourceAddrFilter_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Pass_Control_Frames 
 
-   * @{
 
-   */ 
 
- #define ETH_PassControlFrames_BlockAll                ((uint32_t)0x00000040)  /*!< MAC filters all control frames from reaching the application */
 
- #define ETH_PassControlFrames_ForwardAll              ((uint32_t)0x00000080)  /*!< MAC forwards all control frames to application even if they fail the Address Filter */
 
- #define ETH_PassControlFrames_ForwardPassedAddrFilter ((uint32_t)0x000000C0)  /*!< MAC forwards control frames that pass the Address Filter. */ 
 
- #define IS_ETH_CONTROL_FRAMES(PASS) (((PASS) == ETH_PassControlFrames_BlockAll) || \
 
-                                      ((PASS) == ETH_PassControlFrames_ForwardAll) || \
 
-                                      ((PASS) == ETH_PassControlFrames_ForwardPassedAddrFilter))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Broadcast_Frames_Reception 
 
-   * @{
 
-   */ 
 
- #define ETH_BroadcastFramesReception_Enable      ((uint32_t)0x00000000)
 
- #define ETH_BroadcastFramesReception_Disable     ((uint32_t)0x00000020)
 
- #define IS_ETH_BROADCAST_FRAMES_RECEPTION(CMD) (((CMD) == ETH_BroadcastFramesReception_Enable) || \
 
-                                                 ((CMD) == ETH_BroadcastFramesReception_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Destination_Addr_Filter 
 
-   * @{
 
-   */ 
 
- #define ETH_DestinationAddrFilter_Normal    ((uint32_t)0x00000000)
 
- #define ETH_DestinationAddrFilter_Inverse   ((uint32_t)0x00000008)
 
- #define IS_ETH_DESTINATION_ADDR_FILTER(FILTER) (((FILTER) == ETH_DestinationAddrFilter_Normal) || \
 
-                                                 ((FILTER) == ETH_DestinationAddrFilter_Inverse))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Promiscuous_Mode 
 
-   * @{
 
-   */ 
 
- #define ETH_PromiscuousMode_Enable     ((uint32_t)0x00000001)
 
- #define ETH_PromiscuousMode_Disable    ((uint32_t)0x00000000)
 
- #define IS_ETH_PROMISCUOUS_MODE(CMD) (((CMD) == ETH_PromiscuousMode_Enable) || \
 
-                                       ((CMD) == ETH_PromiscuousMode_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Multicast_Frames_Filter 
 
-   * @{
 
-   */ 
 
- #define ETH_MulticastFramesFilter_PerfectHashTable    ((uint32_t)0x00000404)
 
- #define ETH_MulticastFramesFilter_HashTable           ((uint32_t)0x00000004)
 
- #define ETH_MulticastFramesFilter_Perfect             ((uint32_t)0x00000000)
 
- #define ETH_MulticastFramesFilter_None                ((uint32_t)0x00000010)
 
- #define IS_ETH_MULTICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_MulticastFramesFilter_PerfectHashTable) || \
 
-                                                 ((FILTER) == ETH_MulticastFramesFilter_HashTable) || \
 
-                                                 ((FILTER) == ETH_MulticastFramesFilter_Perfect) || \
 
-                                                 ((FILTER) == ETH_MulticastFramesFilter_None))
 
-                                                      
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Unicast_Frames_Filter 
 
-   * @{
 
-   */ 
 
- #define ETH_UnicastFramesFilter_PerfectHashTable ((uint32_t)0x00000402)
 
- #define ETH_UnicastFramesFilter_HashTable        ((uint32_t)0x00000002)
 
- #define ETH_UnicastFramesFilter_Perfect          ((uint32_t)0x00000000)
 
- #define IS_ETH_UNICAST_FRAMES_FILTER(FILTER) (((FILTER) == ETH_UnicastFramesFilter_PerfectHashTable) || \
 
-                                               ((FILTER) == ETH_UnicastFramesFilter_HashTable) || \
 
-                                               ((FILTER) == ETH_UnicastFramesFilter_Perfect))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Pause_Time 
 
-   * @{
 
-   */ 
 
- #define IS_ETH_PAUSE_TIME(TIME) ((TIME) <= 0xFFFF)
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Zero_Quanta_Pause 
 
-   * @{
 
-   */ 
 
- #define ETH_ZeroQuantaPause_Enable     ((uint32_t)0x00000000)
 
- #define ETH_ZeroQuantaPause_Disable    ((uint32_t)0x00000080)
 
- #define IS_ETH_ZEROQUANTA_PAUSE(CMD)   (((CMD) == ETH_ZeroQuantaPause_Enable) || \
 
-                                         ((CMD) == ETH_ZeroQuantaPause_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Pause_Low_Threshold 
 
-   * @{
 
-   */ 
 
- #define ETH_PauseLowThreshold_Minus4        ((uint32_t)0x00000000)  /*!< Pause time minus 4 slot times */
 
- #define ETH_PauseLowThreshold_Minus28       ((uint32_t)0x00000010)  /*!< Pause time minus 28 slot times */
 
- #define ETH_PauseLowThreshold_Minus144      ((uint32_t)0x00000020)  /*!< Pause time minus 144 slot times */
 
- #define ETH_PauseLowThreshold_Minus256      ((uint32_t)0x00000030)  /*!< Pause time minus 256 slot times */
 
- #define IS_ETH_PAUSE_LOW_THRESHOLD(THRESHOLD) (((THRESHOLD) == ETH_PauseLowThreshold_Minus4) || \
 
-                                                ((THRESHOLD) == ETH_PauseLowThreshold_Minus28) || \
 
-                                                ((THRESHOLD) == ETH_PauseLowThreshold_Minus144) || \
 
-                                                ((THRESHOLD) == ETH_PauseLowThreshold_Minus256))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Unicast_Pause_Frame_Detect 
 
-   * @{
 
-   */ 
 
- #define ETH_UnicastPauseFrameDetect_Enable  ((uint32_t)0x00000008)
 
- #define ETH_UnicastPauseFrameDetect_Disable ((uint32_t)0x00000000)
 
- #define IS_ETH_UNICAST_PAUSE_FRAME_DETECT(CMD) (((CMD) == ETH_UnicastPauseFrameDetect_Enable) || \
 
-                                                 ((CMD) == ETH_UnicastPauseFrameDetect_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Receive_Flow_Control 
 
-   * @{
 
-   */ 
 
- #define ETH_ReceiveFlowControl_Enable       ((uint32_t)0x00000004)
 
- #define ETH_ReceiveFlowControl_Disable      ((uint32_t)0x00000000)
 
- #define IS_ETH_RECEIVE_FLOWCONTROL(CMD) (((CMD) == ETH_ReceiveFlowControl_Enable) || \
 
-                                          ((CMD) == ETH_ReceiveFlowControl_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Transmit_Flow_Control 
 
-   * @{
 
-   */ 
 
- #define ETH_TransmitFlowControl_Enable      ((uint32_t)0x00000002)
 
- #define ETH_TransmitFlowControl_Disable     ((uint32_t)0x00000000)
 
- #define IS_ETH_TRANSMIT_FLOWCONTROL(CMD) (((CMD) == ETH_TransmitFlowControl_Enable) || \
 
-                                           ((CMD) == ETH_TransmitFlowControl_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_VLAN_Tag_Comparison 
 
-   * @{
 
-   */ 
 
- #define ETH_VLANTagComparison_12Bit    ((uint32_t)0x00010000)
 
- #define ETH_VLANTagComparison_16Bit    ((uint32_t)0x00000000)
 
- #define IS_ETH_VLAN_TAG_COMPARISON(COMPARISON) (((COMPARISON) == ETH_VLANTagComparison_12Bit) || \
 
-                                                 ((COMPARISON) == ETH_VLANTagComparison_16Bit))
 
- #define IS_ETH_VLAN_TAG_IDENTIFIER(IDENTIFIER) ((IDENTIFIER) <= 0xFFFF)
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_MAC_Flags 
 
-   * @{
 
-   */ 
 
- #define ETH_MAC_FLAG_TST     ((uint32_t)0x00000200)  /*!< Time stamp trigger flag (on MAC) */
 
- #define ETH_MAC_FLAG_MMCT    ((uint32_t)0x00000040)  /*!< MMC transmit flag  */
 
- #define ETH_MAC_FLAG_MMCR    ((uint32_t)0x00000020)  /*!< MMC receive flag */
 
- #define ETH_MAC_FLAG_MMC     ((uint32_t)0x00000010)  /*!< MMC flag (on MAC) */
 
- #define ETH_MAC_FLAG_PMT     ((uint32_t)0x00000008)  /*!< PMT flag (on MAC) */
 
- #define IS_ETH_MAC_GET_FLAG(FLAG) (((FLAG) == ETH_MAC_FLAG_TST) || ((FLAG) == ETH_MAC_FLAG_MMCT) || \
 
-                                    ((FLAG) == ETH_MAC_FLAG_MMCR) || ((FLAG) == ETH_MAC_FLAG_MMC) || \
 
-                                    ((FLAG) == ETH_MAC_FLAG_PMT))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_MAC_Interrupts 
 
-   * @{
 
-   */ 
 
- #define ETH_MAC_IT_TST       ((uint32_t)0x00000200)  /*!< Time stamp trigger interrupt (on MAC) */
 
- #define ETH_MAC_IT_MMCT      ((uint32_t)0x00000040)  /*!< MMC transmit interrupt */
 
- #define ETH_MAC_IT_MMCR      ((uint32_t)0x00000020)  /*!< MMC receive interrupt */
 
- #define ETH_MAC_IT_MMC       ((uint32_t)0x00000010)  /*!< MMC interrupt (on MAC) */
 
- #define ETH_MAC_IT_PMT       ((uint32_t)0x00000008)  /*!< PMT interrupt (on MAC) */
 
- #define IS_ETH_MAC_IT(IT) ((((IT) & (uint32_t)0xFFFFFDF7) == 0x00) && ((IT) != 0x00))
 
- #define IS_ETH_MAC_GET_IT(IT) (((IT) == ETH_MAC_IT_TST) || ((IT) == ETH_MAC_IT_MMCT) || \
 
-                                ((IT) == ETH_MAC_IT_MMCR) || ((IT) == ETH_MAC_IT_MMC) || \
 
-                                ((IT) == ETH_MAC_IT_PMT))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_MAC_addresses 
 
-   * @{
 
-   */ 
 
- #define ETH_MAC_Address0     ((uint32_t)0x00000000)
 
- #define ETH_MAC_Address1     ((uint32_t)0x00000008)
 
- #define ETH_MAC_Address2     ((uint32_t)0x00000010)
 
- #define ETH_MAC_Address3     ((uint32_t)0x00000018)
 
- #define IS_ETH_MAC_ADDRESS0123(ADDRESS) (((ADDRESS) == ETH_MAC_Address0) || \
 
-                                          ((ADDRESS) == ETH_MAC_Address1) || \
 
-                                          ((ADDRESS) == ETH_MAC_Address2) || \
 
-                                          ((ADDRESS) == ETH_MAC_Address3))
 
- #define IS_ETH_MAC_ADDRESS123(ADDRESS) (((ADDRESS) == ETH_MAC_Address1) || \
 
-                                         ((ADDRESS) == ETH_MAC_Address2) || \
 
-                                         ((ADDRESS) == ETH_MAC_Address3))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_MAC_addresses_filter_SA_DA_filed_of_received_frames 
 
-   * @{
 
-   */ 
 
- #define ETH_MAC_AddressFilter_SA       ((uint32_t)0x00000000)
 
- #define ETH_MAC_AddressFilter_DA       ((uint32_t)0x00000008)
 
- #define IS_ETH_MAC_ADDRESS_FILTER(FILTER) (((FILTER) == ETH_MAC_AddressFilter_SA) || \
 
-                                            ((FILTER) == ETH_MAC_AddressFilter_DA))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_MAC_addresses_filter_Mask_bytes 
 
-   * @{
 
-   */ 
 
- #define ETH_MAC_AddressMask_Byte6      ((uint32_t)0x20000000)  /*!< Mask MAC Address high reg bits [15:8] */
 
- #define ETH_MAC_AddressMask_Byte5      ((uint32_t)0x10000000)  /*!< Mask MAC Address high reg bits [7:0] */
 
- #define ETH_MAC_AddressMask_Byte4      ((uint32_t)0x08000000)  /*!< Mask MAC Address low reg bits [31:24] */
 
- #define ETH_MAC_AddressMask_Byte3      ((uint32_t)0x04000000)  /*!< Mask MAC Address low reg bits [23:16] */
 
- #define ETH_MAC_AddressMask_Byte2      ((uint32_t)0x02000000)  /*!< Mask MAC Address low reg bits [15:8] */
 
- #define ETH_MAC_AddressMask_Byte1      ((uint32_t)0x01000000)  /*!< Mask MAC Address low reg bits [70] */
 
- #define IS_ETH_MAC_ADDRESS_MASK(MASK) (((MASK) == ETH_MAC_AddressMask_Byte6) || \
 
-                                        ((MASK) == ETH_MAC_AddressMask_Byte5) || \
 
-                                        ((MASK) == ETH_MAC_AddressMask_Byte4) || \
 
-                                        ((MASK) == ETH_MAC_AddressMask_Byte3) || \
 
-                                        ((MASK) == ETH_MAC_AddressMask_Byte2) || \
 
-                                        ((MASK) == ETH_MAC_AddressMask_Byte1))
 
- /**--------------------------------------------------------------------------**/
 
- /** 
 
-   * @brief                      Ethernet DMA Descriptors defines
 
-   */ 
 
- /**--------------------------------------------------------------------------**/
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_DMA_Tx_descriptor_flags
 
-   * @{
 
-   */ 
 
- #define IS_ETH_DMATxDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMATxDesc_OWN) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_IC) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_LS) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_FS) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_DC) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_DP) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_TTSE) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_TER) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_TCH) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_TTSS) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_IHE) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_ES) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_JT) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_FF) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_PCE) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_LCA) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_NC) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_LCO) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_EC) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_VF) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_CC) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_ED) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_UF) || \
 
-                                          ((FLAG) == ETH_DMATxDesc_DB))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_DMA_Tx_descriptor_segment 
 
-   * @{
 
-   */ 
 
- #define ETH_DMATxDesc_LastSegment      ((uint32_t)0x40000000)  /*!< Last Segment */
 
- #define ETH_DMATxDesc_FirstSegment     ((uint32_t)0x20000000)  /*!< First Segment */
 
- #define IS_ETH_DMA_TXDESC_SEGMENT(SEGMENT) (((SEGMENT) == ETH_DMATxDesc_LastSegment) || \
 
-                                             ((SEGMENT) == ETH_DMATxDesc_FirstSegment))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_DMA_Tx_descriptor_Checksum_Insertion_Control
 
-   * @{
 
-   */ 
 
- #define ETH_DMATxDesc_ChecksumByPass             ((uint32_t)0x00000000)   /*!< Checksum engine bypass */
 
- #define ETH_DMATxDesc_ChecksumIPV4Header         ((uint32_t)0x00400000)   /*!< IPv4 header checksum insertion  */
 
- #define ETH_DMATxDesc_ChecksumTCPUDPICMPSegment  ((uint32_t)0x00800000)   /*!< TCP/UDP/ICMP checksum insertion. Pseudo header checksum is assumed to be present */
 
- #define ETH_DMATxDesc_ChecksumTCPUDPICMPFull     ((uint32_t)0x00C00000)   /*!< TCP/UDP/ICMP checksum fully in hardware including pseudo header */
 
- #define IS_ETH_DMA_TXDESC_CHECKSUM(CHECKSUM) (((CHECKSUM) == ETH_DMATxDesc_ChecksumByPass) || \
 
-                                               ((CHECKSUM) == ETH_DMATxDesc_ChecksumIPV4Header) || \
 
-                                               ((CHECKSUM) == ETH_DMATxDesc_ChecksumTCPUDPICMPSegment) || \
 
-                                               ((CHECKSUM) == ETH_DMATxDesc_ChecksumTCPUDPICMPFull))
 
- /** 
 
-   * @brief  ETH DMA Tx Desciptor buffer size
 
-   */ 
 
- #define IS_ETH_DMATxDESC_BUFFER_SIZE(SIZE) ((SIZE) <= 0x1FFF)
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_DMA_Rx_descriptor_flags
 
-   * @{
 
-   */ 
 
- #define IS_ETH_DMARxDESC_GET_FLAG(FLAG) (((FLAG) == ETH_DMARxDesc_OWN) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_AFM) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_ES) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_DE) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_SAF) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_LE) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_OE) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_VLAN) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_FS) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_LS) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_IPV4HCE) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_LC) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_FT) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_RWT) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_RE) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_DBE) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_CE) || \
 
-                                          ((FLAG) == ETH_DMARxDesc_MAMPCE))
 
- /* ETHERNET DMA PTP Rx descriptor extended flags  --------------------------------*/
 
- #define IS_ETH_DMAPTPRxDESC_GET_EXTENDED_FLAG(FLAG) (((FLAG) == ETH_DMAPTPRxDesc_PTPV) || \
 
-                                                      ((FLAG) == ETH_DMAPTPRxDesc_PTPFT) || \
 
-                                                      ((FLAG) == ETH_DMAPTPRxDesc_PTPMT) || \
 
-                                                      ((FLAG) == ETH_DMAPTPRxDesc_IPV6PR) || \
 
-                                                      ((FLAG) == ETH_DMAPTPRxDesc_IPV4PR) || \
 
-                                                      ((FLAG) == ETH_DMAPTPRxDesc_IPCB) || \
 
-                                                      ((FLAG) == ETH_DMAPTPRxDesc_IPPE) || \
 
-                                                      ((FLAG) == ETH_DMAPTPRxDesc_IPHE) || \
 
-                                                      ((FLAG) == ETH_DMAPTPRxDesc_IPPT))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_DMA_Rx_descriptor_buffers_ 
 
-   * @{
 
-   */ 
 
- #define ETH_DMARxDesc_Buffer1     ((uint32_t)0x00000000)  /*!< DMA Rx Desc Buffer1 */
 
- #define ETH_DMARxDesc_Buffer2     ((uint32_t)0x00000001)  /*!< DMA Rx Desc Buffer2 */
 
- #define IS_ETH_DMA_RXDESC_BUFFER(BUFFER) (((BUFFER) == ETH_DMARxDesc_Buffer1) || \
 
-                                           ((BUFFER) == ETH_DMARxDesc_Buffer2))
 
- /**--------------------------------------------------------------------------**/
 
- /** 
 
-   * @brief                           Ethernet DMA defines
 
-   */ 
 
- /**--------------------------------------------------------------------------**/
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Drop_TCP_IP_Checksum_Error_Frame 
 
-   * @{
 
-   */ 
 
- #define ETH_DropTCPIPChecksumErrorFrame_Enable   ((uint32_t)0x00000000)
 
- #define ETH_DropTCPIPChecksumErrorFrame_Disable  ((uint32_t)0x04000000)
 
- #define IS_ETH_DROP_TCPIP_CHECKSUM_FRAME(CMD) (((CMD) == ETH_DropTCPIPChecksumErrorFrame_Enable) || \
 
-                                                ((CMD) == ETH_DropTCPIPChecksumErrorFrame_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Receive_Store_Forward 
 
-   * @{
 
-   */ 
 
- #define ETH_ReceiveStoreForward_Enable      ((uint32_t)0x02000000)
 
- #define ETH_ReceiveStoreForward_Disable     ((uint32_t)0x00000000)
 
- #define IS_ETH_RECEIVE_STORE_FORWARD(CMD) (((CMD) == ETH_ReceiveStoreForward_Enable) || \
 
-                                            ((CMD) == ETH_ReceiveStoreForward_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Flush_Received_Frame 
 
-   * @{
 
-   */ 
 
- #define ETH_FlushReceivedFrame_Enable       ((uint32_t)0x00000000)
 
- #define ETH_FlushReceivedFrame_Disable      ((uint32_t)0x01000000)
 
- #define IS_ETH_FLUSH_RECEIVE_FRAME(CMD) (((CMD) == ETH_FlushReceivedFrame_Enable) || \
 
-                                          ((CMD) == ETH_FlushReceivedFrame_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Transmit_Store_Forward 
 
-   * @{
 
-   */ 
 
- #define ETH_TransmitStoreForward_Enable     ((uint32_t)0x00200000)
 
- #define ETH_TransmitStoreForward_Disable    ((uint32_t)0x00000000)
 
- #define IS_ETH_TRANSMIT_STORE_FORWARD(CMD) (((CMD) == ETH_TransmitStoreForward_Enable) || \
 
-                                             ((CMD) == ETH_TransmitStoreForward_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Transmit_Threshold_Control 
 
-   * @{
 
-   */ 
 
- #define ETH_TransmitThresholdControl_64Bytes     ((uint32_t)0x00000000)  /*!< threshold level of the MTL Transmit FIFO is 64 Bytes */
 
- #define ETH_TransmitThresholdControl_128Bytes    ((uint32_t)0x00004000)  /*!< threshold level of the MTL Transmit FIFO is 128 Bytes */
 
- #define ETH_TransmitThresholdControl_192Bytes    ((uint32_t)0x00008000)  /*!< threshold level of the MTL Transmit FIFO is 192 Bytes */
 
- #define ETH_TransmitThresholdControl_256Bytes    ((uint32_t)0x0000C000)  /*!< threshold level of the MTL Transmit FIFO is 256 Bytes */
 
- #define ETH_TransmitThresholdControl_40Bytes     ((uint32_t)0x00010000)  /*!< threshold level of the MTL Transmit FIFO is 40 Bytes */
 
- #define ETH_TransmitThresholdControl_32Bytes     ((uint32_t)0x00014000)  /*!< threshold level of the MTL Transmit FIFO is 32 Bytes */
 
- #define ETH_TransmitThresholdControl_24Bytes     ((uint32_t)0x00018000)  /*!< threshold level of the MTL Transmit FIFO is 24 Bytes */
 
- #define ETH_TransmitThresholdControl_16Bytes     ((uint32_t)0x0001C000)  /*!< threshold level of the MTL Transmit FIFO is 16 Bytes */
 
- #define IS_ETH_TRANSMIT_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_TransmitThresholdControl_64Bytes) || \
 
-                                                       ((THRESHOLD) == ETH_TransmitThresholdControl_128Bytes) || \
 
-                                                       ((THRESHOLD) == ETH_TransmitThresholdControl_192Bytes) || \
 
-                                                       ((THRESHOLD) == ETH_TransmitThresholdControl_256Bytes) || \
 
-                                                       ((THRESHOLD) == ETH_TransmitThresholdControl_40Bytes) || \
 
-                                                       ((THRESHOLD) == ETH_TransmitThresholdControl_32Bytes) || \
 
-                                                       ((THRESHOLD) == ETH_TransmitThresholdControl_24Bytes) || \
 
-                                                       ((THRESHOLD) == ETH_TransmitThresholdControl_16Bytes))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Forward_Error_Frames 
 
-   * @{
 
-   */ 
 
- #define ETH_ForwardErrorFrames_Enable       ((uint32_t)0x00000080)
 
- #define ETH_ForwardErrorFrames_Disable      ((uint32_t)0x00000000)
 
- #define IS_ETH_FORWARD_ERROR_FRAMES(CMD) (((CMD) == ETH_ForwardErrorFrames_Enable) || \
 
-                                           ((CMD) == ETH_ForwardErrorFrames_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Forward_Undersized_Good_Frames 
 
-   * @{
 
-   */ 
 
- #define ETH_ForwardUndersizedGoodFrames_Enable   ((uint32_t)0x00000040)
 
- #define ETH_ForwardUndersizedGoodFrames_Disable  ((uint32_t)0x00000000)     
 
- #define IS_ETH_FORWARD_UNDERSIZED_GOOD_FRAMES(CMD) (((CMD) == ETH_ForwardUndersizedGoodFrames_Enable) || \
 
-                                                     ((CMD) == ETH_ForwardUndersizedGoodFrames_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Receive_Threshold_Control 
 
-   * @{
 
-   */ 
 
- #define ETH_ReceiveThresholdControl_64Bytes      ((uint32_t)0x00000000)  /*!< threshold level of the MTL Receive FIFO is 64 Bytes */
 
- #define ETH_ReceiveThresholdControl_32Bytes      ((uint32_t)0x00000008)  /*!< threshold level of the MTL Receive FIFO is 32 Bytes */
 
- #define ETH_ReceiveThresholdControl_96Bytes      ((uint32_t)0x00000010)  /*!< threshold level of the MTL Receive FIFO is 96 Bytes */
 
- #define ETH_ReceiveThresholdControl_128Bytes     ((uint32_t)0x00000018)  /*!< threshold level of the MTL Receive FIFO is 128 Bytes */
 
- #define IS_ETH_RECEIVE_THRESHOLD_CONTROL(THRESHOLD) (((THRESHOLD) == ETH_ReceiveThresholdControl_64Bytes) || \
 
-                                                      ((THRESHOLD) == ETH_ReceiveThresholdControl_32Bytes) || \
 
-                                                      ((THRESHOLD) == ETH_ReceiveThresholdControl_96Bytes) || \
 
-                                                      ((THRESHOLD) == ETH_ReceiveThresholdControl_128Bytes))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Second_Frame_Operate 
 
-   * @{
 
-   */ 
 
- #define ETH_SecondFrameOperate_Enable       ((uint32_t)0x00000004)
 
- #define ETH_SecondFrameOperate_Disable      ((uint32_t)0x00000000)  
 
- #define IS_ETH_SECOND_FRAME_OPERATE(CMD) (((CMD) == ETH_SecondFrameOperate_Enable) || \
 
-                                           ((CMD) == ETH_SecondFrameOperate_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Address_Aligned_Beats 
 
-   * @{
 
-   */ 
 
- #define ETH_AddressAlignedBeats_Enable      ((uint32_t)0x02000000)
 
- #define ETH_AddressAlignedBeats_Disable     ((uint32_t)0x00000000) 
 
- #define IS_ETH_ADDRESS_ALIGNED_BEATS(CMD) (((CMD) == ETH_AddressAlignedBeats_Enable) || \
 
-                                            ((CMD) == ETH_AddressAlignedBeats_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Fixed_Burst 
 
-   * @{
 
-   */ 
 
- #define ETH_FixedBurst_Enable     ((uint32_t)0x00010000)
 
- #define ETH_FixedBurst_Disable    ((uint32_t)0x00000000) 
 
- #define IS_ETH_FIXED_BURST(CMD) (((CMD) == ETH_FixedBurst_Enable) || \
 
-                                  ((CMD) == ETH_FixedBurst_Disable))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Rx_DMA_Burst_Length 
 
-   * @{
 
-   */ 
 
- #define ETH_RxDMABurstLength_1Beat          ((uint32_t)0x00020000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 1 */
 
- #define ETH_RxDMABurstLength_2Beat          ((uint32_t)0x00040000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 2 */
 
- #define ETH_RxDMABurstLength_4Beat          ((uint32_t)0x00080000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */
 
- #define ETH_RxDMABurstLength_8Beat          ((uint32_t)0x00100000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */
 
- #define ETH_RxDMABurstLength_16Beat         ((uint32_t)0x00200000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */
 
- #define ETH_RxDMABurstLength_32Beat         ((uint32_t)0x00400000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */                
 
- #define ETH_RxDMABurstLength_4xPBL_4Beat    ((uint32_t)0x01020000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 4 */
 
- #define ETH_RxDMABurstLength_4xPBL_8Beat    ((uint32_t)0x01040000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 8 */
 
- #define ETH_RxDMABurstLength_4xPBL_16Beat   ((uint32_t)0x01080000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 16 */
 
- #define ETH_RxDMABurstLength_4xPBL_32Beat   ((uint32_t)0x01100000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 32 */
 
- #define ETH_RxDMABurstLength_4xPBL_64Beat   ((uint32_t)0x01200000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 64 */
 
- #define ETH_RxDMABurstLength_4xPBL_128Beat  ((uint32_t)0x01400000)  /*!< maximum number of beats to be transferred in one RxDMA transaction is 128 */
 
- #define IS_ETH_RXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_RxDMABurstLength_1Beat) || \
 
-                                            ((LENGTH) == ETH_RxDMABurstLength_2Beat) || \
 
-                                            ((LENGTH) == ETH_RxDMABurstLength_4Beat) || \
 
-                                            ((LENGTH) == ETH_RxDMABurstLength_8Beat) || \
 
-                                            ((LENGTH) == ETH_RxDMABurstLength_16Beat) || \
 
-                                            ((LENGTH) == ETH_RxDMABurstLength_32Beat) || \
 
-                                            ((LENGTH) == ETH_RxDMABurstLength_4xPBL_4Beat) || \
 
-                                            ((LENGTH) == ETH_RxDMABurstLength_4xPBL_8Beat) || \
 
-                                            ((LENGTH) == ETH_RxDMABurstLength_4xPBL_16Beat) || \
 
-                                            ((LENGTH) == ETH_RxDMABurstLength_4xPBL_32Beat) || \
 
-                                            ((LENGTH) == ETH_RxDMABurstLength_4xPBL_64Beat) || \
 
-                                            ((LENGTH) == ETH_RxDMABurstLength_4xPBL_128Beat))
 
-  
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Tx_DMA_Burst_Length 
 
-   * @{
 
-   */ 
 
- #define ETH_TxDMABurstLength_1Beat          ((uint32_t)0x00000100)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
 
- #define ETH_TxDMABurstLength_2Beat          ((uint32_t)0x00000200)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
 
- #define ETH_TxDMABurstLength_4Beat          ((uint32_t)0x00000400)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
 
- #define ETH_TxDMABurstLength_8Beat          ((uint32_t)0x00000800)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
 
- #define ETH_TxDMABurstLength_16Beat         ((uint32_t)0x00001000)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
 
- #define ETH_TxDMABurstLength_32Beat         ((uint32_t)0x00002000)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */                
 
- #define ETH_TxDMABurstLength_4xPBL_4Beat    ((uint32_t)0x01000100)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
 
- #define ETH_TxDMABurstLength_4xPBL_8Beat    ((uint32_t)0x01000200)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
 
- #define ETH_TxDMABurstLength_4xPBL_16Beat   ((uint32_t)0x01000400)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
 
- #define ETH_TxDMABurstLength_4xPBL_32Beat   ((uint32_t)0x01000800)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
 
- #define ETH_TxDMABurstLength_4xPBL_64Beat   ((uint32_t)0x01001000)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
 
- #define ETH_TxDMABurstLength_4xPBL_128Beat  ((uint32_t)0x01002000)  /*!< maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
 
- #define IS_ETH_TXDMA_BURST_LENGTH(LENGTH) (((LENGTH) == ETH_TxDMABurstLength_1Beat) || \
 
-                                            ((LENGTH) == ETH_TxDMABurstLength_2Beat) || \
 
-                                            ((LENGTH) == ETH_TxDMABurstLength_4Beat) || \
 
-                                            ((LENGTH) == ETH_TxDMABurstLength_8Beat) || \
 
-                                            ((LENGTH) == ETH_TxDMABurstLength_16Beat) || \
 
-                                            ((LENGTH) == ETH_TxDMABurstLength_32Beat) || \
 
-                                            ((LENGTH) == ETH_TxDMABurstLength_4xPBL_4Beat) || \
 
-                                            ((LENGTH) == ETH_TxDMABurstLength_4xPBL_8Beat) || \
 
-                                            ((LENGTH) == ETH_TxDMABurstLength_4xPBL_16Beat) || \
 
-                                            ((LENGTH) == ETH_TxDMABurstLength_4xPBL_32Beat) || \
 
-                                            ((LENGTH) == ETH_TxDMABurstLength_4xPBL_64Beat) || \
 
-                                            ((LENGTH) == ETH_TxDMABurstLength_4xPBL_128Beat))
 
- /** 
 
-   * @brief  ETH DMA Descriptor SkipLength  
 
-   */ 
 
- #define IS_ETH_DMA_DESC_SKIP_LENGTH(LENGTH) ((LENGTH) <= 0x1F)
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_DMA_Arbitration 
 
-   * @{
 
-   */ 
 
- #define ETH_DMAArbitration_RoundRobin_RxTx_1_1   ((uint32_t)0x00000000)
 
- #define ETH_DMAArbitration_RoundRobin_RxTx_2_1   ((uint32_t)0x00004000)
 
- #define ETH_DMAArbitration_RoundRobin_RxTx_3_1   ((uint32_t)0x00008000)
 
- #define ETH_DMAArbitration_RoundRobin_RxTx_4_1   ((uint32_t)0x0000C000)
 
- #define ETH_DMAArbitration_RxPriorTx             ((uint32_t)0x00000002)
 
- #define IS_ETH_DMA_ARBITRATION_ROUNDROBIN_RXTX(RATIO) (((RATIO) == ETH_DMAArbitration_RoundRobin_RxTx_1_1) || \
 
-                                                        ((RATIO) == ETH_DMAArbitration_RoundRobin_RxTx_2_1) || \
 
-                                                        ((RATIO) == ETH_DMAArbitration_RoundRobin_RxTx_3_1) || \
 
-                                                        ((RATIO) == ETH_DMAArbitration_RoundRobin_RxTx_4_1) || \
 
-                                                        ((RATIO) == ETH_DMAArbitration_RxPriorTx))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_DMA_Flags 
 
-   * @{
 
-   */ 
 
- #define ETH_DMA_FLAG_TST               ((uint32_t)0x20000000)  /*!< Time-stamp trigger interrupt (on DMA) */
 
- #define ETH_DMA_FLAG_PMT               ((uint32_t)0x10000000)  /*!< PMT interrupt (on DMA) */
 
- #define ETH_DMA_FLAG_MMC               ((uint32_t)0x08000000)  /*!< MMC interrupt (on DMA) */
 
- #define ETH_DMA_FLAG_DataTransferError ((uint32_t)0x00800000)  /*!< Error bits 0-Rx DMA, 1-Tx DMA */
 
- #define ETH_DMA_FLAG_ReadWriteError    ((uint32_t)0x01000000)  /*!< Error bits 0-write trnsf, 1-read transfr */
 
- #define ETH_DMA_FLAG_AccessError       ((uint32_t)0x02000000)  /*!< Error bits 0-data buffer, 1-desc. access */
 
- #define ETH_DMA_FLAG_NIS               ((uint32_t)0x00010000)  /*!< Normal interrupt summary flag */
 
- #define ETH_DMA_FLAG_AIS               ((uint32_t)0x00008000)  /*!< Abnormal interrupt summary flag */
 
- #define ETH_DMA_FLAG_ER                ((uint32_t)0x00004000)  /*!< Early receive flag */
 
- #define ETH_DMA_FLAG_FBE               ((uint32_t)0x00002000)  /*!< Fatal bus error flag */
 
- #define ETH_DMA_FLAG_ET                ((uint32_t)0x00000400)  /*!< Early transmit flag */
 
- #define ETH_DMA_FLAG_RWT               ((uint32_t)0x00000200)  /*!< Receive watchdog timeout flag */
 
- #define ETH_DMA_FLAG_RPS               ((uint32_t)0x00000100)  /*!< Receive process stopped flag */
 
- #define ETH_DMA_FLAG_RBU               ((uint32_t)0x00000080)  /*!< Receive buffer unavailable flag */
 
- #define ETH_DMA_FLAG_R                 ((uint32_t)0x00000040)  /*!< Receive flag */
 
- #define ETH_DMA_FLAG_TU                ((uint32_t)0x00000020)  /*!< Underflow flag */
 
- #define ETH_DMA_FLAG_RO                ((uint32_t)0x00000010)  /*!< Overflow flag */
 
- #define ETH_DMA_FLAG_TJT               ((uint32_t)0x00000008)  /*!< Transmit jabber timeout flag */
 
- #define ETH_DMA_FLAG_TBU               ((uint32_t)0x00000004)  /*!< Transmit buffer unavailable flag */
 
- #define ETH_DMA_FLAG_TPS               ((uint32_t)0x00000002)  /*!< Transmit process stopped flag */
 
- #define ETH_DMA_FLAG_T                 ((uint32_t)0x00000001)  /*!< Transmit flag */
 
- #define IS_ETH_DMA_FLAG(FLAG) ((((FLAG) & (uint32_t)0xFFFE1800) == 0x00) && ((FLAG) != 0x00)) 
 
- #define IS_ETH_DMA_GET_FLAG(FLAG) (((FLAG) == ETH_DMA_FLAG_TST) || ((FLAG) == ETH_DMA_FLAG_PMT) || \
 
-                                    ((FLAG) == ETH_DMA_FLAG_MMC) || ((FLAG) == ETH_DMA_FLAG_DataTransferError) || \
 
-                                    ((FLAG) == ETH_DMA_FLAG_ReadWriteError) || ((FLAG) == ETH_DMA_FLAG_AccessError) || \
 
-                                    ((FLAG) == ETH_DMA_FLAG_NIS) || ((FLAG) == ETH_DMA_FLAG_AIS) || \
 
-                                    ((FLAG) == ETH_DMA_FLAG_ER) || ((FLAG) == ETH_DMA_FLAG_FBE) || \
 
-                                    ((FLAG) == ETH_DMA_FLAG_ET) || ((FLAG) == ETH_DMA_FLAG_RWT) || \
 
-                                    ((FLAG) == ETH_DMA_FLAG_RPS) || ((FLAG) == ETH_DMA_FLAG_RBU) || \
 
-                                    ((FLAG) == ETH_DMA_FLAG_R) || ((FLAG) == ETH_DMA_FLAG_TU) || \
 
-                                    ((FLAG) == ETH_DMA_FLAG_RO) || ((FLAG) == ETH_DMA_FLAG_TJT) || \
 
-                                    ((FLAG) == ETH_DMA_FLAG_TBU) || ((FLAG) == ETH_DMA_FLAG_TPS) || \
 
-                                    ((FLAG) == ETH_DMA_FLAG_T))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_DMA_Interrupts 
 
-   * @{
 
-   */ 
 
- #define ETH_DMA_IT_TST       ((uint32_t)0x20000000)  /*!< Time-stamp trigger interrupt (on DMA) */
 
- #define ETH_DMA_IT_PMT       ((uint32_t)0x10000000)  /*!< PMT interrupt (on DMA) */
 
- #define ETH_DMA_IT_MMC       ((uint32_t)0x08000000)  /*!< MMC interrupt (on DMA) */
 
- #define ETH_DMA_IT_NIS       ((uint32_t)0x00010000)  /*!< Normal interrupt summary */
 
- #define ETH_DMA_IT_AIS       ((uint32_t)0x00008000)  /*!< Abnormal interrupt summary */
 
- #define ETH_DMA_IT_ER        ((uint32_t)0x00004000)  /*!< Early receive interrupt */
 
- #define ETH_DMA_IT_FBE       ((uint32_t)0x00002000)  /*!< Fatal bus error interrupt */
 
- #define ETH_DMA_IT_ET        ((uint32_t)0x00000400)  /*!< Early transmit interrupt */
 
- #define ETH_DMA_IT_RWT       ((uint32_t)0x00000200)  /*!< Receive watchdog timeout interrupt */
 
- #define ETH_DMA_IT_RPS       ((uint32_t)0x00000100)  /*!< Receive process stopped interrupt */
 
- #define ETH_DMA_IT_RBU       ((uint32_t)0x00000080)  /*!< Receive buffer unavailable interrupt */
 
- #define ETH_DMA_IT_R         ((uint32_t)0x00000040)  /*!< Receive interrupt */
 
- #define ETH_DMA_IT_TU        ((uint32_t)0x00000020)  /*!< Underflow interrupt */
 
- #define ETH_DMA_IT_RO        ((uint32_t)0x00000010)  /*!< Overflow interrupt */
 
- #define ETH_DMA_IT_TJT       ((uint32_t)0x00000008)  /*!< Transmit jabber timeout interrupt */
 
- #define ETH_DMA_IT_TBU       ((uint32_t)0x00000004)  /*!< Transmit buffer unavailable interrupt */
 
- #define ETH_DMA_IT_TPS       ((uint32_t)0x00000002)  /*!< Transmit process stopped interrupt */
 
- #define ETH_DMA_IT_T         ((uint32_t)0x00000001)  /*!< Transmit interrupt */
 
- #define IS_ETH_DMA_IT(IT) ((((IT) & (uint32_t)0xFFFE1800) == 0x00) && ((IT) != 0x00))
 
- #define IS_ETH_DMA_GET_IT(IT) (((IT) == ETH_DMA_IT_TST) || ((IT) == ETH_DMA_IT_PMT) || \
 
-                                ((IT) == ETH_DMA_IT_MMC) || ((IT) == ETH_DMA_IT_NIS) || \
 
-                                ((IT) == ETH_DMA_IT_AIS) || ((IT) == ETH_DMA_IT_ER) || \
 
-                                ((IT) == ETH_DMA_IT_FBE) || ((IT) == ETH_DMA_IT_ET) || \
 
-                                ((IT) == ETH_DMA_IT_RWT) || ((IT) == ETH_DMA_IT_RPS) || \
 
-                                ((IT) == ETH_DMA_IT_RBU) || ((IT) == ETH_DMA_IT_R) || \
 
-                                ((IT) == ETH_DMA_IT_TU) || ((IT) == ETH_DMA_IT_RO) || \
 
-                                ((IT) == ETH_DMA_IT_TJT) || ((IT) == ETH_DMA_IT_TBU) || \
 
-                                ((IT) == ETH_DMA_IT_TPS) || ((IT) == ETH_DMA_IT_T))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_DMA_transmit_process_state_ 
 
-   * @{
 
-   */ 
 
- #define ETH_DMA_TransmitProcess_Stopped     ((uint32_t)0x00000000)  /*!< Stopped - Reset or Stop Tx Command issued */
 
- #define ETH_DMA_TransmitProcess_Fetching    ((uint32_t)0x00100000)  /*!< Running - fetching the Tx descriptor */
 
- #define ETH_DMA_TransmitProcess_Waiting     ((uint32_t)0x00200000)  /*!< Running - waiting for status */
 
- #define ETH_DMA_TransmitProcess_Reading     ((uint32_t)0x00300000)  /*!< Running - reading the data from host memory */
 
- #define ETH_DMA_TransmitProcess_Suspended   ((uint32_t)0x00600000)  /*!< Suspended - Tx Descriptor unavailable */
 
- #define ETH_DMA_TransmitProcess_Closing     ((uint32_t)0x00700000)  /*!< Running - closing Rx descriptor */
 
- /**
 
-   * @}
 
-   */ 
 
- /** @defgroup ETH_DMA_receive_process_state_ 
 
-   * @{
 
-   */ 
 
- #define ETH_DMA_ReceiveProcess_Stopped      ((uint32_t)0x00000000)  /*!< Stopped - Reset or Stop Rx Command issued */
 
- #define ETH_DMA_ReceiveProcess_Fetching     ((uint32_t)0x00020000)  /*!< Running - fetching the Rx descriptor */
 
- #define ETH_DMA_ReceiveProcess_Waiting      ((uint32_t)0x00060000)  /*!< Running - waiting for packet */
 
- #define ETH_DMA_ReceiveProcess_Suspended    ((uint32_t)0x00080000)  /*!< Suspended - Rx Descriptor unavailable */
 
- #define ETH_DMA_ReceiveProcess_Closing      ((uint32_t)0x000A0000)  /*!< Running - closing descriptor */
 
- #define ETH_DMA_ReceiveProcess_Queuing      ((uint32_t)0x000E0000)  /*!< Running - queuing the receive frame into host memory */
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_DMA_overflow_ 
 
-   * @{
 
-   */ 
 
- #define ETH_DMA_Overflow_RxFIFOCounter      ((uint32_t)0x10000000)  /*!< Overflow bit for FIFO overflow counter */
 
- #define ETH_DMA_Overflow_MissedFrameCounter ((uint32_t)0x00010000)  /*!< Overflow bit for missed frame counter */
 
- #define IS_ETH_DMA_GET_OVERFLOW(OVERFLOW) (((OVERFLOW) == ETH_DMA_Overflow_RxFIFOCounter) || \
 
-                                            ((OVERFLOW) == ETH_DMA_Overflow_MissedFrameCounter))
 
- /**--------------------------------------------------------------------------**/
 
- /** 
 
-   * @brief                           Ethernet PMT defines
 
-   */ 
 
- /**--------------------------------------------------------------------------**/
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_PMT_Flags 
 
-   * @{
 
-   */ 
 
- #define ETH_PMT_FLAG_WUFFRPR      ((uint32_t)0x80000000)  /*!< Wake-Up Frame Filter Register Pointer Reset */
 
- #define ETH_PMT_FLAG_WUFR         ((uint32_t)0x00000040)  /*!< Wake-Up Frame Received */
 
- #define ETH_PMT_FLAG_MPR          ((uint32_t)0x00000020)  /*!< Magic Packet Received */
 
- #define IS_ETH_PMT_GET_FLAG(FLAG) (((FLAG) == ETH_PMT_FLAG_WUFR) || \
 
-                                    ((FLAG) == ETH_PMT_FLAG_MPR))
 
- /**--------------------------------------------------------------------------**/
 
- /** 
 
-   * @brief                           Ethernet MMC defines
 
-   */ 
 
- /**--------------------------------------------------------------------------**/
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_MMC_Tx_Interrupts 
 
-   * @{
 
-   */ 
 
- #define ETH_MMC_IT_TGF       ((uint32_t)0x00200000)  /*!< When Tx good frame counter reaches half the maximum value */
 
- #define ETH_MMC_IT_TGFMSC    ((uint32_t)0x00008000)  /*!< When Tx good multi col counter reaches half the maximum value */
 
- #define ETH_MMC_IT_TGFSC     ((uint32_t)0x00004000)  /*!< When Tx good single col counter reaches half the maximum value */
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_MMC_Rx_Interrupts 
 
-   * @{
 
-   */
 
- #define ETH_MMC_IT_RGUF      ((uint32_t)0x10020000)  /*!< When Rx good unicast frames counter reaches half the maximum value */
 
- #define ETH_MMC_IT_RFAE      ((uint32_t)0x10000040)  /*!< When Rx alignment error counter reaches half the maximum value */
 
- #define ETH_MMC_IT_RFCE      ((uint32_t)0x10000020)  /*!< When Rx crc error counter reaches half the maximum value */
 
- #define IS_ETH_MMC_IT(IT) (((((IT) & (uint32_t)0xFFDF3FFF) == 0x00) || (((IT) & (uint32_t)0xEFFDFF9F) == 0x00)) && \
 
-                            ((IT) != 0x00))
 
- #define IS_ETH_MMC_GET_IT(IT) (((IT) == ETH_MMC_IT_TGF) || ((IT) == ETH_MMC_IT_TGFMSC) || \
 
-                                ((IT) == ETH_MMC_IT_TGFSC) || ((IT) == ETH_MMC_IT_RGUF) || \
 
-                                ((IT) == ETH_MMC_IT_RFAE) || ((IT) == ETH_MMC_IT_RFCE))
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_MMC_Registers 
 
-   * @{
 
-   */ 
 
- #define ETH_MMCCR            ((uint32_t)0x00000100)  /*!< MMC CR register */
 
- #define ETH_MMCRIR           ((uint32_t)0x00000104)  /*!< MMC RIR register */
 
- #define ETH_MMCTIR           ((uint32_t)0x00000108)  /*!< MMC TIR register */
 
- #define ETH_MMCRIMR          ((uint32_t)0x0000010C)  /*!< MMC RIMR register */
 
- #define ETH_MMCTIMR          ((uint32_t)0x00000110)  /*!< MMC TIMR register */ 
 
- #define ETH_MMCTGFSCCR       ((uint32_t)0x0000014C)  /*!< MMC TGFSCCR register */
 
- #define ETH_MMCTGFMSCCR      ((uint32_t)0x00000150)  /*!< MMC TGFMSCCR register */ 
 
- #define ETH_MMCTGFCR         ((uint32_t)0x00000168)  /*!< MMC TGFCR register */
 
- #define ETH_MMCRFCECR        ((uint32_t)0x00000194)  /*!< MMC RFCECR register */
 
- #define ETH_MMCRFAECR        ((uint32_t)0x00000198)  /*!< MMC RFAECR register */
 
- #define ETH_MMCRGUFCR        ((uint32_t)0x000001C4)  /*!< MMC RGUFCR register */
 
- /** 
 
-   * @brief  ETH MMC registers  
 
-   */ 
 
- #define IS_ETH_MMC_REGISTER(REG) (((REG) == ETH_MMCCR)  || ((REG) == ETH_MMCRIR) || \
 
-                                   ((REG) == ETH_MMCTIR)  || ((REG) == ETH_MMCRIMR) || \
 
-                                   ((REG) == ETH_MMCTIMR) || ((REG) == ETH_MMCTGFSCCR) || \
 
-                                   ((REG) == ETH_MMCTGFMSCCR) || ((REG) == ETH_MMCTGFCR) || \
 
-                                   ((REG) == ETH_MMCRFCECR) || ((REG) == ETH_MMCRFAECR) || \
 
-                                   ((REG) == ETH_MMCRGUFCR)) 
 
- /**--------------------------------------------------------------------------**/
 
- /** 
 
-   * @brief                           Ethernet PTP defines
 
-   */ 
 
- /**--------------------------------------------------------------------------**/
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_PTP_time_update_method 
 
-   * @{
 
-   */ 
 
- #define ETH_PTP_FineUpdate        ((uint32_t)0x00000001)  /*!< Fine Update method */
 
- #define ETH_PTP_CoarseUpdate      ((uint32_t)0x00000000)  /*!< Coarse Update method */
 
- #define IS_ETH_PTP_UPDATE(UPDATE) (((UPDATE) == ETH_PTP_FineUpdate) || \
 
-                                    ((UPDATE) == ETH_PTP_CoarseUpdate))
 
- /**
 
-   * @}
 
-   */ 
 
- /** @defgroup ETH_PTP_Flags 
 
-   * @{
 
-   */ 
 
- #define ETH_PTP_FLAG_TSARU        ((uint32_t)0x00000020)  /*!< Addend Register Update */
 
- #define ETH_PTP_FLAG_TSITE        ((uint32_t)0x00000010)  /*!< Time Stamp Interrupt Trigger */
 
- #define ETH_PTP_FLAG_TSSTU        ((uint32_t)0x00000008)  /*!< Time Stamp Update */
 
- #define ETH_PTP_FLAG_TSSTI        ((uint32_t)0x00000004)  /*!< Time Stamp Initialize */
 
- #define ETH_PTP_FLAG_TSTTR        ((uint32_t)0x10000002)  /* Time stamp target time reached */
 
- #define ETH_PTP_FLAG_TSSO         ((uint32_t)0x10000001)  /* Time stamp seconds overflow */
 
- #define IS_ETH_PTP_GET_FLAG(FLAG) (((FLAG) == ETH_PTP_FLAG_TSARU) || \
 
-                                     ((FLAG) == ETH_PTP_FLAG_TSITE) || \
 
-                                     ((FLAG) == ETH_PTP_FLAG_TSSTU) || \
 
-                                     ((FLAG) == ETH_PTP_FLAG_TSSTI) || \
 
-                                     ((FLAG) == ETH_PTP_FLAG_TSTTR) || \
 
-                                     ((FLAG) == ETH_PTP_FLAG_TSSO)) 
 
- /** 
 
-   * @brief  ETH PTP subsecond increment  
 
-   */ 
 
- #define IS_ETH_PTP_SUBSECOND_INCREMENT(SUBSECOND) ((SUBSECOND) <= 0xFF)
 
- /**
 
-   * @}
 
-   */ 
 
- /** @defgroup ETH_PTP_time_sign 
 
-   * @{
 
-   */ 
 
- #define ETH_PTP_PositiveTime      ((uint32_t)0x00000000)  /*!< Positive time value */
 
- #define ETH_PTP_NegativeTime      ((uint32_t)0x80000000)  /*!< Negative time value */
 
- #define IS_ETH_PTP_TIME_SIGN(SIGN) (((SIGN) == ETH_PTP_PositiveTime) || \
 
-                                     ((SIGN) == ETH_PTP_NegativeTime))
 
- /** 
 
-   * @brief  ETH PTP time stamp low update  
 
-   */ 
 
- #define IS_ETH_PTP_TIME_STAMP_UPDATE_SUBSECOND(SUBSECOND) ((SUBSECOND) <= 0x7FFFFFFF)
 
- /** 
 
-   * @brief  ETH PTP registers  
 
-   */ 
 
- #define ETH_PTPTSCR     ((uint32_t)0x00000700)  /*!< PTP TSCR register */
 
- #define ETH_PTPSSIR     ((uint32_t)0x00000704)  /*!< PTP SSIR register */
 
- #define ETH_PTPTSHR     ((uint32_t)0x00000708)  /*!< PTP TSHR register */
 
- #define ETH_PTPTSLR     ((uint32_t)0x0000070C)  /*!< PTP TSLR register */
 
- #define ETH_PTPTSHUR    ((uint32_t)0x00000710)  /*!< PTP TSHUR register */
 
- #define ETH_PTPTSLUR    ((uint32_t)0x00000714)  /*!< PTP TSLUR register */
 
- #define ETH_PTPTSAR     ((uint32_t)0x00000718)  /*!< PTP TSAR register */
 
- #define ETH_PTPTTHR     ((uint32_t)0x0000071C)  /*!< PTP TTHR register */
 
- #define ETH_PTPTTLR     ((uint32_t)0x00000720)  /* PTP TTLR register */
 
- #define ETH_PTPTSSR     ((uint32_t)0x00000728)  /* PTP TSSR register */
 
- #define IS_ETH_PTP_REGISTER(REG) (((REG) == ETH_PTPTSCR) || ((REG) == ETH_PTPSSIR) || \
 
-                                    ((REG) == ETH_PTPTSHR) || ((REG) == ETH_PTPTSLR) || \
 
-                                    ((REG) == ETH_PTPTSHUR) || ((REG) == ETH_PTPTSLUR) || \
 
-                                    ((REG) == ETH_PTPTSAR) || ((REG) == ETH_PTPTTHR) || \
 
-                                    ((REG) == ETH_PTPTTLR) || ((REG) == ETH_PTPTSSR)) 
 
- /** 
 
-   * @brief  ETHERNET PTP clock  
 
-   */ 
 
- #define ETH_PTP_OrdinaryClock               ((uint32_t)0x00000000)  /* Ordinary Clock */
 
- #define ETH_PTP_BoundaryClock               ((uint32_t)0x00010000)  /* Boundary Clock */
 
- #define ETH_PTP_EndToEndTransparentClock    ((uint32_t)0x00020000)  /* End To End Transparent Clock */
 
- #define ETH_PTP_PeerToPeerTransparentClock  ((uint32_t)0x00030000)  /* Peer To Peer Transparent Clock */
 
- #define IS_ETH_PTP_TYPE_CLOCK(CLOCK) (((CLOCK) == ETH_PTP_OrdinaryClock) || \
 
-                           ((CLOCK) == ETH_PTP_BoundaryClock) || \
 
-                           ((CLOCK) == ETH_PTP_EndToEndTransparentClock) || \
 
-                                       ((CLOCK) == ETH_PTP_PeerToPeerTransparentClock))
 
- /** 
 
-   * @brief  ETHERNET snapshot
 
-   */
 
- #define ETH_PTP_SnapshotMasterMessage          ((uint32_t)0x00008000)  /* Time stamp snapshot for message relevant to master enable */
 
- #define ETH_PTP_SnapshotEventMessage           ((uint32_t)0x00004000)  /* Time stamp snapshot for event message enable */
 
- #define ETH_PTP_SnapshotIPV4Frames             ((uint32_t)0x00002000)  /* Time stamp snapshot for IPv4 frames enable */
 
- #define ETH_PTP_SnapshotIPV6Frames             ((uint32_t)0x00001000)  /* Time stamp snapshot for IPv6 frames enable */
 
- #define ETH_PTP_SnapshotPTPOverEthernetFrames  ((uint32_t)0x00000800)  /* Time stamp snapshot for PTP over ethernet frames enable */
 
- #define ETH_PTP_SnapshotAllReceivedFrames      ((uint32_t)0x00000100)  /* Time stamp snapshot for all received frames enable */
 
- #define IS_ETH_PTP_SNAPSHOT(SNAPSHOT) (((SNAPSHOT) == ETH_PTP_SnapshotMasterMessage) || \
 
-                            ((SNAPSHOT) == ETH_PTP_SnapshotEventMessage) || \
 
-                            ((SNAPSHOT) == ETH_PTP_SnapshotIPV4Frames) || \
 
-                            ((SNAPSHOT) == ETH_PTP_SnapshotIPV6Frames) || \
 
-                            ((SNAPSHOT) == ETH_PTP_SnapshotPTPOverEthernetFrames) || \
 
-                            ((SNAPSHOT) == ETH_PTP_SnapshotAllReceivedFrames))
 
- /**
 
-   * @}
 
-   */ 
 
- /* ETHERNET MAC address offsets */
 
- #define ETH_MAC_ADDR_HBASE   (ETH_MAC_BASE + 0x40)  /* ETHERNET MAC address high offset */
 
- #define ETH_MAC_ADDR_LBASE    (ETH_MAC_BASE + 0x44)  /* ETHERNET MAC address low offset */
 
- /* ETHERNET MACMIIAR register Mask */
 
- #define MACMIIAR_CR_MASK    ((uint32_t)0xFFFFFFE3)
 
- /* ETHERNET MACCR register Mask */
 
- #define MACCR_CLEAR_MASK    ((uint32_t)0xFF20810F)  
 
- /* ETHERNET MACFCR register Mask */
 
- #define MACFCR_CLEAR_MASK   ((uint32_t)0x0000FF41)
 
- /* ETHERNET DMAOMR register Mask */
 
- #define DMAOMR_CLEAR_MASK   ((uint32_t)0xF8DE3F23)
 
- /* ETHERNET Remote Wake-up frame register length */
 
- #define ETH_WAKEUP_REGISTER_LENGTH      8
 
- /* ETHERNET Missed frames counter Shift */
 
- #define  ETH_DMA_RX_OVERFLOW_MISSEDFRAMES_COUNTERSHIFT     17
 
- /* ETHERNET DMA Tx descriptors Collision Count Shift */
 
- #define  ETH_DMATXDESC_COLLISION_COUNTSHIFT        3
 
- /* ETHERNET DMA Tx descriptors Buffer2 Size Shift */
 
- #define  ETH_DMATXDESC_BUFFER2_SIZESHIFT           16
 
- /* ETHERNET DMA Rx descriptors Frame Length Shift */
 
- #define  ETH_DMARXDESC_FRAME_LENGTHSHIFT           16
 
- /* ETHERNET DMA Rx descriptors Buffer2 Size Shift */
 
- #define  ETH_DMARXDESC_BUFFER2_SIZESHIFT           16
 
- /* ETHERNET errors */
 
- #define  ETH_ERROR              ((uint32_t)0)
 
- #define  ETH_SUCCESS            ((uint32_t)1)
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Exported_Macros
 
-   * @{
 
-   */ 
 
- /**
 
-   * @}
 
-   */
 
- /** @defgroup ETH_Exported_Functions
 
-   * @{
 
-   */ 
 
- void ETH_DeInit(void);
 
- uint32_t ETH_Init(ETH_InitTypeDef* ETH_InitStruct, uint16_t PHYAddress);
 
- void ETH_StructInit(ETH_InitTypeDef* ETH_InitStruct);
 
- void ETH_SoftwareReset(void);
 
- FlagStatus ETH_GetSoftwareResetStatus(void);
 
- void  ETH_Start(void);
 
- uint32_t ETH_GetRxPktSize(ETH_DMADESCTypeDef *DMARxDesc);
 
- #ifdef USE_ENHANCED_DMA_DESCRIPTORS
 
-  void ETH_EnhancedDescriptorCmd(FunctionalState NewState);
 
- #endif /* USE_ENHANCED_DMA_DESCRIPTORS */
 
- /** 
 
-   * @brief  PHY  
 
-   */ 
 
- uint16_t ETH_ReadPHYRegister(uint16_t PHYAddress, uint16_t PHYReg);
 
- uint32_t ETH_WritePHYRegister(uint16_t PHYAddress, uint16_t PHYReg, uint16_t PHYValue);
 
- uint32_t ETH_PHYLoopBackCmd(uint16_t PHYAddress, FunctionalState NewState);
 
- /** 
 
-   * @brief  MAC  
 
-   */ 
 
- void ETH_MACTransmissionCmd(FunctionalState NewState);
 
- void ETH_MACReceptionCmd(FunctionalState NewState);
 
- FlagStatus ETH_GetFlowControlBusyStatus(void);
 
- void ETH_InitiatePauseControlFrame(void);  
 
- void ETH_BackPressureActivationCmd(FunctionalState NewState); 
 
- FlagStatus ETH_GetMACFlagStatus(uint32_t ETH_MAC_FLAG);  
 
- ITStatus ETH_GetMACITStatus(uint32_t ETH_MAC_IT);
 
- void ETH_MACITConfig(uint32_t ETH_MAC_IT, FunctionalState NewState);
 
- void ETH_MACAddressConfig(uint32_t MacAddr, uint8_t *Addr);
 
- void ETH_GetMACAddress(uint32_t MacAddr, uint8_t *Addr);
 
- void ETH_MACAddressPerfectFilterCmd(uint32_t MacAddr, FunctionalState NewState);
 
- void ETH_MACAddressFilterConfig(uint32_t MacAddr, uint32_t Filter);
 
- void ETH_MACAddressMaskBytesFilterConfig(uint32_t MacAddr, uint32_t MaskByte);
 
- /** 
 
-   * @brief  DMA Tx/Rx descriptors  
 
-   */ 
 
- void ETH_DMARxDescChainInit(ETH_DMADESCTypeDef *DMARxDescTab, uint8_t *RxBuff, uint32_t RxBuffCount);
 
- void ETH_DMATxDescChainInit(ETH_DMADESCTypeDef *DMATxDescTab, uint8_t* TxBuff, uint32_t TxBuffCount);
 
- uint32_t ETH_CheckFrameReceived(void);
 
- uint32_t ETH_Prepare_Transmit_Descriptors(u16 FrameLength);
 
- FrameTypeDef ETH_Get_Received_Frame(void);
 
- FlagStatus ETH_GetDMATxDescFlagStatus(ETH_DMADESCTypeDef *DMATxDesc, uint32_t ETH_DMATxDescFlag);
 
- uint32_t ETH_GetDMATxDescCollisionCount(ETH_DMADESCTypeDef *DMATxDesc);
 
- void ETH_SetDMATxDescOwnBit(ETH_DMADESCTypeDef *DMATxDesc);
 
- void ETH_DMATxDescTransmitITConfig(ETH_DMADESCTypeDef *DMATxDesc, FunctionalState NewState);
 
- void ETH_DMATxDescFrameSegmentConfig(ETH_DMADESCTypeDef *DMATxDesc, uint32_t DMATxDesc_FrameSegment);
 
- void ETH_DMATxDescChecksumInsertionConfig(ETH_DMADESCTypeDef *DMATxDesc, uint32_t DMATxDesc_Checksum);
 
- void ETH_DMATxDescCRCCmd(ETH_DMADESCTypeDef *DMATxDesc, FunctionalState NewState);
 
- void ETH_DMATxDescSecondAddressChainedCmd(ETH_DMADESCTypeDef *DMATxDesc, FunctionalState NewState);
 
- void ETH_DMATxDescShortFramePaddingCmd(ETH_DMADESCTypeDef *DMATxDesc, FunctionalState NewState);
 
- void ETH_DMATxDescBufferSizeConfig(ETH_DMADESCTypeDef *DMATxDesc, uint32_t BufferSize1, uint32_t BufferSize2);
 
- FlagStatus ETH_GetDMARxDescFlagStatus(ETH_DMADESCTypeDef *DMARxDesc, uint32_t ETH_DMARxDescFlag);
 
- #ifdef USE_ENHANCED_DMA_DESCRIPTORS
 
-  FlagStatus ETH_GetDMAPTPRxDescExtendedFlagStatus(ETH_DMADESCTypeDef *DMAPTPRxDesc, uint32_t ETH_DMAPTPRxDescExtendedFlag);
 
- #endif /* USE_ENHANCED_DMA_DESCRIPTORS */
 
- void ETH_SetDMARxDescOwnBit(ETH_DMADESCTypeDef *DMARxDesc);
 
- uint32_t ETH_GetDMARxDescFrameLength(ETH_DMADESCTypeDef *DMARxDesc);
 
- void ETH_DMARxDescReceiveITConfig(ETH_DMADESCTypeDef *DMARxDesc, FunctionalState NewState);
 
- void ETH_DMARxDescSecondAddressChainedCmd(ETH_DMADESCTypeDef *DMARxDesc, FunctionalState NewState);
 
- uint32_t ETH_GetDMARxDescBufferSize(ETH_DMADESCTypeDef *DMARxDesc, uint32_t DMARxDesc_Buffer);
 
- FrameTypeDef ETH_Get_Received_Frame_interrupt(void);
 
- /** 
 
-   * @brief  DMA
 
-   */ 
 
- FlagStatus ETH_GetDMAFlagStatus(uint32_t ETH_DMA_FLAG);
 
- void ETH_DMAClearFlag(uint32_t ETH_DMA_FLAG);
 
- ITStatus ETH_GetDMAITStatus(uint32_t ETH_DMA_IT);
 
- void ETH_DMAClearITPendingBit(uint32_t ETH_DMA_IT);
 
- uint32_t ETH_GetTransmitProcessState(void);
 
- uint32_t ETH_GetReceiveProcessState(void);
 
- void ETH_FlushTransmitFIFO(void);
 
- FlagStatus ETH_GetFlushTransmitFIFOStatus(void);
 
- void ETH_DMATransmissionCmd(FunctionalState NewState);
 
- void ETH_DMAReceptionCmd(FunctionalState NewState);
 
- void ETH_DMAITConfig(uint32_t ETH_DMA_IT, FunctionalState NewState);
 
- FlagStatus ETH_GetDMAOverflowStatus(uint32_t ETH_DMA_Overflow);
 
- uint32_t ETH_GetRxOverflowMissedFrameCounter(void);
 
- uint32_t ETH_GetBufferUnavailableMissedFrameCounter(void);
 
- uint32_t ETH_GetCurrentTxDescStartAddress(void);
 
- uint32_t ETH_GetCurrentRxDescStartAddress(void);
 
- uint32_t ETH_GetCurrentTxBufferAddress(void);
 
- uint32_t ETH_GetCurrentRxBufferAddress(void);
 
- void ETH_ResumeDMATransmission(void);
 
- void ETH_ResumeDMAReception(void);
 
- void ETH_SetReceiveWatchdogTimer(uint8_t Value);
 
- /** 
 
-   * @brief  PMT  
 
-   */ 
 
- void ETH_ResetWakeUpFrameFilterRegisterPointer(void);
 
- void ETH_SetWakeUpFrameFilterRegister(uint32_t *Buffer);
 
- void ETH_GlobalUnicastWakeUpCmd(FunctionalState NewState);
 
- FlagStatus ETH_GetPMTFlagStatus(uint32_t ETH_PMT_FLAG);
 
- void ETH_WakeUpFrameDetectionCmd(FunctionalState NewState);
 
- void ETH_MagicPacketDetectionCmd(FunctionalState NewState);
 
- void ETH_PowerDownCmd(FunctionalState NewState);
 
- /** 
 
-   * @brief  MMC  
 
-   */ 
 
- void ETH_MMCCounterFullPreset(void);
 
- void ETH_MMCCounterHalfPreset(void);
 
- void ETH_MMCCounterFreezeCmd(FunctionalState NewState);
 
- void ETH_MMCResetOnReadCmd(FunctionalState NewState);
 
- void ETH_MMCCounterRolloverCmd(FunctionalState NewState);
 
- void ETH_MMCCountersReset(void);
 
- void ETH_MMCITConfig(uint32_t ETH_MMC_IT, FunctionalState NewState);
 
- ITStatus ETH_GetMMCITStatus(uint32_t ETH_MMC_IT);
 
- uint32_t ETH_GetMMCRegister(uint32_t ETH_MMCReg);
 
- #ifdef __cplusplus
 
- }
 
- #endif
 
- #endif /* __STM32F4x7_ETH_H */
 
- /**
 
-   * @}
 
-   */ 
 
- /**
 
-   * @}
 
-   */ 
 
- /*********** Portions COPYRIGHT 2012 Embest Tech. Co., Ltd.*****END OF FILE****/
 
 
  |