stm32g4xx_ll_dma.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /**
  2. ******************************************************************************
  3. * @file stm32g4xx_ll_dma.c
  4. * @author MCD Application Team
  5. * @brief DMA LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2019 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file
  13. * in the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. *
  16. ******************************************************************************
  17. */
  18. #if defined(USE_FULL_LL_DRIVER)
  19. /* Includes ------------------------------------------------------------------*/
  20. #include "stm32g4xx_ll_dma.h"
  21. #include "stm32g4xx_ll_bus.h"
  22. #ifdef USE_FULL_ASSERT
  23. #include "stm32_assert.h"
  24. #else
  25. #define assert_param(expr) ((void)0U)
  26. #endif /* USE_FULL_ASSERT */
  27. /** @addtogroup STM32G4xx_LL_Driver
  28. * @{
  29. */
  30. #if defined (DMA1) || defined (DMA2)
  31. /** @defgroup DMA_LL DMA
  32. * @{
  33. */
  34. /* Private types -------------------------------------------------------------*/
  35. /* Private variables ---------------------------------------------------------*/
  36. /* Private constants ---------------------------------------------------------*/
  37. /* Private macros ------------------------------------------------------------*/
  38. /** @addtogroup DMA_LL_Private_Macros
  39. * @{
  40. */
  41. #define IS_LL_DMA_DIRECTION(__VALUE__) (((__VALUE__) == LL_DMA_DIRECTION_PERIPH_TO_MEMORY) || \
  42. ((__VALUE__) == LL_DMA_DIRECTION_MEMORY_TO_PERIPH) || \
  43. ((__VALUE__) == LL_DMA_DIRECTION_MEMORY_TO_MEMORY))
  44. #define IS_LL_DMA_MODE(__VALUE__) (((__VALUE__) == LL_DMA_MODE_NORMAL) || \
  45. ((__VALUE__) == LL_DMA_MODE_CIRCULAR))
  46. #define IS_LL_DMA_PERIPHINCMODE(__VALUE__) (((__VALUE__) == LL_DMA_PERIPH_INCREMENT) || \
  47. ((__VALUE__) == LL_DMA_PERIPH_NOINCREMENT))
  48. #define IS_LL_DMA_MEMORYINCMODE(__VALUE__) (((__VALUE__) == LL_DMA_MEMORY_INCREMENT) || \
  49. ((__VALUE__) == LL_DMA_MEMORY_NOINCREMENT))
  50. #define IS_LL_DMA_PERIPHDATASIZE(__VALUE__) (((__VALUE__) == LL_DMA_PDATAALIGN_BYTE) || \
  51. ((__VALUE__) == LL_DMA_PDATAALIGN_HALFWORD) || \
  52. ((__VALUE__) == LL_DMA_PDATAALIGN_WORD))
  53. #define IS_LL_DMA_MEMORYDATASIZE(__VALUE__) (((__VALUE__) == LL_DMA_MDATAALIGN_BYTE) || \
  54. ((__VALUE__) == LL_DMA_MDATAALIGN_HALFWORD) || \
  55. ((__VALUE__) == LL_DMA_MDATAALIGN_WORD))
  56. #define IS_LL_DMA_NBDATA(__VALUE__) ((__VALUE__) <= (uint32_t)0x0000FFFFU)
  57. #define IS_LL_DMA_PERIPHREQUEST(__VALUE__) ((__VALUE__) <= 115U)
  58. #define IS_LL_DMA_PRIORITY(__VALUE__) (((__VALUE__) == LL_DMA_PRIORITY_LOW) || \
  59. ((__VALUE__) == LL_DMA_PRIORITY_MEDIUM) || \
  60. ((__VALUE__) == LL_DMA_PRIORITY_HIGH) || \
  61. ((__VALUE__) == LL_DMA_PRIORITY_VERYHIGH))
  62. #if defined (DMA1_Channel8)
  63. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  64. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  65. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  66. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  67. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  68. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  69. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  70. ((CHANNEL) == LL_DMA_CHANNEL_7) || \
  71. ((CHANNEL) == LL_DMA_CHANNEL_8))) || \
  72. (((INSTANCE) == DMA2) && \
  73. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  74. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  75. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  76. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  77. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  78. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  79. ((CHANNEL) == LL_DMA_CHANNEL_7) || \
  80. ((CHANNEL) == LL_DMA_CHANNEL_8))))
  81. #elif defined (DMA1_Channel6)
  82. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  83. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  84. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  85. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  86. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  87. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  88. ((CHANNEL) == LL_DMA_CHANNEL_6))) || \
  89. (((INSTANCE) == DMA2) && \
  90. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  91. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  92. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  93. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  94. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  95. ((CHANNEL) == LL_DMA_CHANNEL_6))))
  96. #endif /* DMA1_Channel8 */
  97. /**
  98. * @}
  99. */
  100. /* Private function prototypes -----------------------------------------------*/
  101. /* Exported functions --------------------------------------------------------*/
  102. /** @addtogroup DMA_LL_Exported_Functions
  103. * @{
  104. */
  105. /** @addtogroup DMA_LL_EF_Init
  106. * @{
  107. */
  108. /**
  109. * @brief De-initialize the DMA registers to their default reset values.
  110. * @param DMAx DMAx Instance
  111. * @param Channel This parameter can be one of the following values:
  112. * @arg @ref LL_DMA_CHANNEL_1
  113. * @arg @ref LL_DMA_CHANNEL_2
  114. * @arg @ref LL_DMA_CHANNEL_3
  115. * @arg @ref LL_DMA_CHANNEL_4
  116. * @arg @ref LL_DMA_CHANNEL_5
  117. * @arg @ref LL_DMA_CHANNEL_6
  118. * @arg @ref LL_DMA_CHANNEL_7 (*)
  119. * @arg @ref LL_DMA_CHANNEL_8 (*)
  120. * @arg @ref LL_DMA_CHANNEL_ALL
  121. * (*) Not on all G4 devices
  122. * @retval An ErrorStatus enumeration value:
  123. * - SUCCESS: DMA registers are de-initialized
  124. * - ERROR: DMA registers are not de-initialized
  125. */
  126. uint32_t LL_DMA_DeInit(DMA_TypeDef *DMAx, uint32_t Channel)
  127. {
  128. DMA_Channel_TypeDef *tmp;
  129. ErrorStatus status = SUCCESS;
  130. /* Check the DMA Instance DMAx and Channel parameters*/
  131. assert_param(IS_LL_DMA_ALL_CHANNEL_INSTANCE(DMAx, Channel) || (Channel == LL_DMA_CHANNEL_ALL));
  132. if (Channel == LL_DMA_CHANNEL_ALL)
  133. {
  134. if (DMAx == DMA1)
  135. {
  136. /* Force reset of DMA clock */
  137. LL_AHB1_GRP1_ForceReset(LL_AHB1_GRP1_PERIPH_DMA1);
  138. /* Release reset of DMA clock */
  139. LL_AHB1_GRP1_ReleaseReset(LL_AHB1_GRP1_PERIPH_DMA1);
  140. }
  141. else if (DMAx == DMA2)
  142. {
  143. /* Force reset of DMA clock */
  144. LL_AHB1_GRP1_ForceReset(LL_AHB1_GRP1_PERIPH_DMA2);
  145. /* Release reset of DMA clock */
  146. LL_AHB1_GRP1_ReleaseReset(LL_AHB1_GRP1_PERIPH_DMA2);
  147. }
  148. else
  149. {
  150. status = ERROR;
  151. }
  152. }
  153. else
  154. {
  155. tmp = (DMA_Channel_TypeDef *)(__LL_DMA_GET_CHANNEL_INSTANCE(DMAx, Channel));
  156. /* Disable the selected DMAx_Channely */
  157. CLEAR_BIT(tmp->CCR, DMA_CCR_EN);
  158. /* Reset DMAx_Channely control register */
  159. WRITE_REG(tmp->CCR, 0U);
  160. /* Reset DMAx_Channely remaining bytes register */
  161. WRITE_REG(tmp->CNDTR, 0U);
  162. /* Reset DMAx_Channely peripheral address register */
  163. WRITE_REG(tmp->CPAR, 0U);
  164. /* Reset DMAx_Channely memory address register */
  165. WRITE_REG(tmp->CMAR, 0U);
  166. /* Reset Request register field for DMAx Channel */
  167. LL_DMA_SetPeriphRequest(DMAx, Channel, LL_DMAMUX_REQ_MEM2MEM);
  168. if (Channel == LL_DMA_CHANNEL_1)
  169. {
  170. /* Reset interrupt pending bits for DMAx Channel1 */
  171. LL_DMA_ClearFlag_GI1(DMAx);
  172. }
  173. else if (Channel == LL_DMA_CHANNEL_2)
  174. {
  175. /* Reset interrupt pending bits for DMAx Channel2 */
  176. LL_DMA_ClearFlag_GI2(DMAx);
  177. }
  178. else if (Channel == LL_DMA_CHANNEL_3)
  179. {
  180. /* Reset interrupt pending bits for DMAx Channel3 */
  181. LL_DMA_ClearFlag_GI3(DMAx);
  182. }
  183. else if (Channel == LL_DMA_CHANNEL_4)
  184. {
  185. /* Reset interrupt pending bits for DMAx Channel4 */
  186. LL_DMA_ClearFlag_GI4(DMAx);
  187. }
  188. else if (Channel == LL_DMA_CHANNEL_5)
  189. {
  190. /* Reset interrupt pending bits for DMAx Channel5 */
  191. LL_DMA_ClearFlag_GI5(DMAx);
  192. }
  193. else if (Channel == LL_DMA_CHANNEL_6)
  194. {
  195. /* Reset interrupt pending bits for DMAx Channel6 */
  196. LL_DMA_ClearFlag_GI6(DMAx);
  197. }
  198. #if defined (DMA1_Channel7)
  199. else if (Channel == LL_DMA_CHANNEL_7)
  200. {
  201. /* Reset interrupt pending bits for DMAx Channel7 */
  202. LL_DMA_ClearFlag_GI7(DMAx);
  203. }
  204. #endif /* DMA1_Channel7 */
  205. #if defined (DMA1_Channel8)
  206. else if (Channel == LL_DMA_CHANNEL_8)
  207. {
  208. /* Reset interrupt pending bits for DMAx Channel8 */
  209. LL_DMA_ClearFlag_GI8(DMAx);
  210. }
  211. #endif /* DMA1_Channel8 */
  212. else
  213. {
  214. status = ERROR;
  215. }
  216. }
  217. return (uint32_t)status;
  218. }
  219. /**
  220. * @brief Initialize the DMA registers according to the specified parameters in DMA_InitStruct.
  221. * @note To convert DMAx_Channely Instance to DMAx Instance and Channely, use helper macros :
  222. * @arg @ref __LL_DMA_GET_INSTANCE
  223. * @arg @ref __LL_DMA_GET_CHANNEL
  224. * @param DMAx DMAx Instance
  225. * @param Channel This parameter can be one of the following values:
  226. * @arg @ref LL_DMA_CHANNEL_1
  227. * @arg @ref LL_DMA_CHANNEL_2
  228. * @arg @ref LL_DMA_CHANNEL_3
  229. * @arg @ref LL_DMA_CHANNEL_4
  230. * @arg @ref LL_DMA_CHANNEL_5
  231. * @arg @ref LL_DMA_CHANNEL_6
  232. * @arg @ref LL_DMA_CHANNEL_7 (*)
  233. * @arg @ref LL_DMA_CHANNEL_8 (*)
  234. * (*) Not on all G4 devices
  235. * @param DMA_InitStruct pointer to a @ref LL_DMA_InitTypeDef structure.
  236. * @retval An ErrorStatus enumeration value:
  237. * - SUCCESS: DMA registers are initialized
  238. * - ERROR: Not applicable
  239. */
  240. uint32_t LL_DMA_Init(DMA_TypeDef *DMAx, uint32_t Channel, LL_DMA_InitTypeDef *DMA_InitStruct)
  241. {
  242. /* Check the DMA Instance DMAx and Channel parameters*/
  243. assert_param(IS_LL_DMA_ALL_CHANNEL_INSTANCE(DMAx, Channel));
  244. /* Check the DMA parameters from DMA_InitStruct */
  245. assert_param(IS_LL_DMA_DIRECTION(DMA_InitStruct->Direction));
  246. assert_param(IS_LL_DMA_MODE(DMA_InitStruct->Mode));
  247. assert_param(IS_LL_DMA_PERIPHINCMODE(DMA_InitStruct->PeriphOrM2MSrcIncMode));
  248. assert_param(IS_LL_DMA_MEMORYINCMODE(DMA_InitStruct->MemoryOrM2MDstIncMode));
  249. assert_param(IS_LL_DMA_PERIPHDATASIZE(DMA_InitStruct->PeriphOrM2MSrcDataSize));
  250. assert_param(IS_LL_DMA_MEMORYDATASIZE(DMA_InitStruct->MemoryOrM2MDstDataSize));
  251. assert_param(IS_LL_DMA_NBDATA(DMA_InitStruct->NbData));
  252. assert_param(IS_LL_DMA_PERIPHREQUEST(DMA_InitStruct->PeriphRequest));
  253. assert_param(IS_LL_DMA_PRIORITY(DMA_InitStruct->Priority));
  254. /*---------------------------- DMAx CCR Configuration ------------------------
  255. * Configure DMAx_Channely: data transfer direction, data transfer mode,
  256. * peripheral and memory increment mode,
  257. * data size alignment and priority level with parameters :
  258. * - Direction: DMA_CCR_DIR and DMA_CCR_MEM2MEM bits
  259. * - Mode: DMA_CCR_CIRC bit
  260. * - PeriphOrM2MSrcIncMode: DMA_CCR_PINC bit
  261. * - MemoryOrM2MDstIncMode: DMA_CCR_MINC bit
  262. * - PeriphOrM2MSrcDataSize: DMA_CCR_PSIZE[1:0] bits
  263. * - MemoryOrM2MDstDataSize: DMA_CCR_MSIZE[1:0] bits
  264. * - Priority: DMA_CCR_PL[1:0] bits
  265. */
  266. LL_DMA_ConfigTransfer(DMAx, Channel, DMA_InitStruct->Direction | \
  267. DMA_InitStruct->Mode | \
  268. DMA_InitStruct->PeriphOrM2MSrcIncMode | \
  269. DMA_InitStruct->MemoryOrM2MDstIncMode | \
  270. DMA_InitStruct->PeriphOrM2MSrcDataSize | \
  271. DMA_InitStruct->MemoryOrM2MDstDataSize | \
  272. DMA_InitStruct->Priority);
  273. /*-------------------------- DMAx CMAR Configuration -------------------------
  274. * Configure the memory or destination base address with parameter :
  275. * - MemoryOrM2MDstAddress: DMA_CMAR_MA[31:0] bits
  276. */
  277. LL_DMA_SetMemoryAddress(DMAx, Channel, DMA_InitStruct->MemoryOrM2MDstAddress);
  278. /*-------------------------- DMAx CPAR Configuration -------------------------
  279. * Configure the peripheral or source base address with parameter :
  280. * - PeriphOrM2MSrcAddress: DMA_CPAR_PA[31:0] bits
  281. */
  282. LL_DMA_SetPeriphAddress(DMAx, Channel, DMA_InitStruct->PeriphOrM2MSrcAddress);
  283. /*--------------------------- DMAx CNDTR Configuration -----------------------
  284. * Configure the peripheral base address with parameter :
  285. * - NbData: DMA_CNDTR_NDT[15:0] bits
  286. */
  287. LL_DMA_SetDataLength(DMAx, Channel, DMA_InitStruct->NbData);
  288. /*--------------------------- DMAMUXx CCR Configuration ----------------------
  289. * Configure the DMA request for DMA Channels on DMAMUX Channel x with parameter :
  290. * - PeriphRequest: DMA_CxCR[7:0] bits
  291. */
  292. LL_DMA_SetPeriphRequest(DMAx, Channel, DMA_InitStruct->PeriphRequest);
  293. return (uint32_t)SUCCESS;
  294. }
  295. /**
  296. * @brief Set each @ref LL_DMA_InitTypeDef field to default value.
  297. * @param DMA_InitStruct Pointer to a @ref LL_DMA_InitTypeDef structure.
  298. * @retval None
  299. */
  300. void LL_DMA_StructInit(LL_DMA_InitTypeDef *DMA_InitStruct)
  301. {
  302. /* Set DMA_InitStruct fields to default values */
  303. DMA_InitStruct->PeriphOrM2MSrcAddress = (uint32_t)0x00000000U;
  304. DMA_InitStruct->MemoryOrM2MDstAddress = (uint32_t)0x00000000U;
  305. DMA_InitStruct->Direction = LL_DMA_DIRECTION_PERIPH_TO_MEMORY;
  306. DMA_InitStruct->Mode = LL_DMA_MODE_NORMAL;
  307. DMA_InitStruct->PeriphOrM2MSrcIncMode = LL_DMA_PERIPH_NOINCREMENT;
  308. DMA_InitStruct->MemoryOrM2MDstIncMode = LL_DMA_MEMORY_NOINCREMENT;
  309. DMA_InitStruct->PeriphOrM2MSrcDataSize = LL_DMA_PDATAALIGN_BYTE;
  310. DMA_InitStruct->MemoryOrM2MDstDataSize = LL_DMA_MDATAALIGN_BYTE;
  311. DMA_InitStruct->NbData = (uint32_t)0x00000000U;
  312. DMA_InitStruct->PeriphRequest = LL_DMAMUX_REQ_MEM2MEM;
  313. DMA_InitStruct->Priority = LL_DMA_PRIORITY_LOW;
  314. }
  315. /**
  316. * @}
  317. */
  318. /**
  319. * @}
  320. */
  321. /**
  322. * @}
  323. */
  324. #endif /* DMA1 || DMA2 */
  325. /**
  326. * @}
  327. */
  328. #endif /* USE_FULL_LL_DRIVER */