stm32g4xx_hal_rcc_ex.h 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646
  1. /**
  2. ******************************************************************************
  3. * @file stm32g4xx_hal_rcc_ex.h
  4. * @author MCD Application Team
  5. * @brief Header file of RCC HAL Extended module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2019 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file in
  13. * the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. ******************************************************************************
  16. */
  17. /* Define to prevent recursive inclusion -------------------------------------*/
  18. #ifndef STM32G4xx_HAL_RCC_EX_H
  19. #define STM32G4xx_HAL_RCC_EX_H
  20. #ifdef __cplusplus
  21. extern "C" {
  22. #endif
  23. /* Includes ------------------------------------------------------------------*/
  24. #include "stm32g4xx_hal_def.h"
  25. /** @addtogroup STM32G4xx_HAL_Driver
  26. * @{
  27. */
  28. /** @addtogroup RCCEx
  29. * @{
  30. */
  31. /* Exported types ------------------------------------------------------------*/
  32. /** @defgroup RCCEx_Exported_Types RCCEx Exported Types
  33. * @{
  34. */
  35. /**
  36. * @brief RCC extended clocks structure definition
  37. */
  38. typedef struct
  39. {
  40. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  41. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  42. uint32_t Usart1ClockSelection; /*!< Specifies USART1 clock source.
  43. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  44. uint32_t Usart2ClockSelection; /*!< Specifies USART2 clock source.
  45. This parameter can be a value of @ref RCCEx_USART2_Clock_Source */
  46. #if defined(USART3)
  47. uint32_t Usart3ClockSelection; /*!< Specifies USART3 clock source.
  48. This parameter can be a value of @ref RCCEx_USART3_Clock_Source */
  49. #endif /* UART3 */
  50. #if defined(UART4)
  51. uint32_t Uart4ClockSelection; /*!< Specifies UART4 clock source.
  52. This parameter can be a value of @ref RCCEx_UART4_Clock_Source */
  53. #endif /* UART4 */
  54. #if defined(UART5)
  55. uint32_t Uart5ClockSelection; /*!< Specifies UART5 clock source.
  56. This parameter can be a value of @ref RCCEx_UART5_Clock_Source */
  57. #endif /* UART5 */
  58. uint32_t Lpuart1ClockSelection; /*!< Specifies LPUART1 clock source.
  59. This parameter can be a value of @ref RCCEx_LPUART1_Clock_Source */
  60. uint32_t I2c1ClockSelection; /*!< Specifies I2C1 clock source.
  61. This parameter can be a value of @ref RCCEx_I2C1_Clock_Source */
  62. uint32_t I2c2ClockSelection; /*!< Specifies I2C2 clock source.
  63. This parameter can be a value of @ref RCCEx_I2C2_Clock_Source */
  64. uint32_t I2c3ClockSelection; /*!< Specifies I2C3 clock source.
  65. This parameter can be a value of @ref RCCEx_I2C3_Clock_Source */
  66. #if defined(I2C4)
  67. uint32_t I2c4ClockSelection; /*!< Specifies I2C4 clock source.
  68. This parameter can be a value of @ref RCCEx_I2C4_Clock_Source */
  69. #endif /* I2C4 */
  70. uint32_t Lptim1ClockSelection; /*!< Specifies LPTIM1 clock source.
  71. This parameter can be a value of @ref RCCEx_LPTIM1_Clock_Source */
  72. uint32_t Sai1ClockSelection; /*!< Specifies SAI1 clock source.
  73. This parameter can be a value of @ref RCCEx_SAI1_Clock_Source */
  74. uint32_t I2sClockSelection; /*!< Specifies I2S clock source.
  75. This parameter can be a value of @ref RCCEx_I2S_Clock_Source */
  76. #if defined(FDCAN1)
  77. uint32_t FdcanClockSelection; /*!< Specifies FDCAN clock source.
  78. This parameter can be a value of @ref RCCEx_FDCAN_Clock_Source */
  79. #endif /* FDCAN1 */
  80. #if defined(USB)
  81. uint32_t UsbClockSelection; /*!< Specifies USB clock source (warning: same source for RNG).
  82. This parameter can be a value of @ref RCCEx_USB_Clock_Source */
  83. #endif /* USB */
  84. uint32_t RngClockSelection; /*!< Specifies RNG clock source (warning: same source for USB).
  85. This parameter can be a value of @ref RCCEx_RNG_Clock_Source */
  86. uint32_t Adc12ClockSelection; /*!< Specifies ADC12 interface clock source.
  87. This parameter can be a value of @ref RCCEx_ADC12_Clock_Source */
  88. #if defined(ADC345_COMMON)
  89. uint32_t Adc345ClockSelection; /*!< Specifies ADC345 interface clock source.
  90. This parameter can be a value of @ref RCCEx_ADC345_Clock_Source */
  91. #endif /* ADC345_COMMON */
  92. #if defined(QUADSPI)
  93. uint32_t QspiClockSelection; /*!< Specifies QuadSPI clock source.
  94. This parameter can be a value of @ref RCCEx_QSPI_Clock_Source */
  95. #endif
  96. uint32_t RTCClockSelection; /*!< Specifies RTC clock source.
  97. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  98. }RCC_PeriphCLKInitTypeDef;
  99. /**
  100. * @brief RCC_CRS Init structure definition
  101. */
  102. typedef struct
  103. {
  104. uint32_t Prescaler; /*!< Specifies the division factor of the SYNC signal.
  105. This parameter can be a value of @ref RCCEx_CRS_SynchroDivider */
  106. uint32_t Source; /*!< Specifies the SYNC signal source.
  107. This parameter can be a value of @ref RCCEx_CRS_SynchroSource */
  108. uint32_t Polarity; /*!< Specifies the input polarity for the SYNC signal source.
  109. This parameter can be a value of @ref RCCEx_CRS_SynchroPolarity */
  110. uint32_t ReloadValue; /*!< Specifies the value to be loaded in the frequency error counter with each SYNC event.
  111. It can be calculated in using macro __HAL_RCC_CRS_RELOADVALUE_CALCULATE(__FTARGET__, __FSYNC__)
  112. This parameter must be a number between 0 and 0xFFFF or a value of @ref RCCEx_CRS_ReloadValueDefault .*/
  113. uint32_t ErrorLimitValue; /*!< Specifies the value to be used to evaluate the captured frequency error value.
  114. This parameter must be a number between 0 and 0xFF or a value of @ref RCCEx_CRS_ErrorLimitDefault */
  115. uint32_t HSI48CalibrationValue; /*!< Specifies a user-programmable trimming value to the HSI48 oscillator.
  116. This parameter must be a number between 0 and 0x7F or a value of @ref RCCEx_CRS_HSI48CalibrationDefault */
  117. }RCC_CRSInitTypeDef;
  118. /**
  119. * @brief RCC_CRS Synchronization structure definition
  120. */
  121. typedef struct
  122. {
  123. uint32_t ReloadValue; /*!< Specifies the value loaded in the Counter reload value.
  124. This parameter must be a number between 0 and 0xFFFF */
  125. uint32_t HSI48CalibrationValue; /*!< Specifies value loaded in HSI48 oscillator smooth trimming.
  126. This parameter must be a number between 0 and 0x7F */
  127. uint32_t FreqErrorCapture; /*!< Specifies the value loaded in the .FECAP, the frequency error counter
  128. value latched in the time of the last SYNC event.
  129. This parameter must be a number between 0 and 0xFFFF */
  130. uint32_t FreqErrorDirection; /*!< Specifies the value loaded in the .FEDIR, the counting direction of the
  131. frequency error counter latched in the time of the last SYNC event.
  132. It shows whether the actual frequency is below or above the target.
  133. This parameter must be a value of @ref RCCEx_CRS_FreqErrorDirection*/
  134. }RCC_CRSSynchroInfoTypeDef;
  135. /**
  136. * @}
  137. */
  138. /* Exported constants --------------------------------------------------------*/
  139. /** @defgroup RCCEx_Exported_Constants RCCEx Exported Constants
  140. * @{
  141. */
  142. /** @defgroup RCCEx_LSCO_Clock_Source Low Speed Clock Source
  143. * @{
  144. */
  145. #define RCC_LSCOSOURCE_LSI 0x00000000U /*!< LSI selection for low speed clock output */
  146. #define RCC_LSCOSOURCE_LSE RCC_BDCR_LSCOSEL /*!< LSE selection for low speed clock output */
  147. /**
  148. * @}
  149. */
  150. /** @defgroup RCCEx_Periph_Clock_Selection Periph Clock Selection
  151. * @{
  152. */
  153. #define RCC_PERIPHCLK_USART1 0x00000001U
  154. #define RCC_PERIPHCLK_USART2 0x00000002U
  155. #define RCC_PERIPHCLK_USART3 0x00000004U
  156. #if defined(UART4)
  157. #define RCC_PERIPHCLK_UART4 0x00000008U
  158. #endif /* UART4 */
  159. #if defined(UART5)
  160. #define RCC_PERIPHCLK_UART5 0x00000010U
  161. #endif /* UART5 */
  162. #define RCC_PERIPHCLK_LPUART1 0x00000020U
  163. #define RCC_PERIPHCLK_I2C1 0x00000040U
  164. #define RCC_PERIPHCLK_I2C2 0x00000080U
  165. #define RCC_PERIPHCLK_I2C3 0x00000100U
  166. #define RCC_PERIPHCLK_LPTIM1 0x00000200U
  167. #define RCC_PERIPHCLK_SAI1 0x00000400U
  168. #define RCC_PERIPHCLK_I2S 0x00000800U
  169. #if defined(FDCAN1)
  170. #define RCC_PERIPHCLK_FDCAN 0x00001000U
  171. #endif /* FDCAN1 */
  172. #define RCC_PERIPHCLK_USB 0x00002000U
  173. #define RCC_PERIPHCLK_RNG 0x00004000U
  174. #define RCC_PERIPHCLK_ADC12 0x00008000U
  175. #if defined(ADC345_COMMON)
  176. #define RCC_PERIPHCLK_ADC345 0x00010000U
  177. #endif /* ADC345_COMMON */
  178. #if defined(I2C4)
  179. #define RCC_PERIPHCLK_I2C4 0x00020000U
  180. #endif /* I2C4 */
  181. #if defined(QUADSPI)
  182. #define RCC_PERIPHCLK_QSPI 0x00040000U
  183. #endif /* QUADSPI */
  184. #define RCC_PERIPHCLK_RTC 0x00080000U
  185. /**
  186. * @}
  187. */
  188. /** @defgroup RCCEx_USART1_Clock_Source USART1 Clock Source
  189. * @{
  190. */
  191. #define RCC_USART1CLKSOURCE_PCLK2 0x00000000U
  192. #define RCC_USART1CLKSOURCE_SYSCLK RCC_CCIPR_USART1SEL_0
  193. #define RCC_USART1CLKSOURCE_HSI RCC_CCIPR_USART1SEL_1
  194. #define RCC_USART1CLKSOURCE_LSE (RCC_CCIPR_USART1SEL_0 | RCC_CCIPR_USART1SEL_1)
  195. /**
  196. * @}
  197. */
  198. /** @defgroup RCCEx_USART2_Clock_Source USART2 Clock Source
  199. * @{
  200. */
  201. #define RCC_USART2CLKSOURCE_PCLK1 0x00000000U
  202. #define RCC_USART2CLKSOURCE_SYSCLK RCC_CCIPR_USART2SEL_0
  203. #define RCC_USART2CLKSOURCE_HSI RCC_CCIPR_USART2SEL_1
  204. #define RCC_USART2CLKSOURCE_LSE (RCC_CCIPR_USART2SEL_0 | RCC_CCIPR_USART2SEL_1)
  205. /**
  206. * @}
  207. */
  208. /** @defgroup RCCEx_USART3_Clock_Source USART3 Clock Source
  209. * @{
  210. */
  211. #define RCC_USART3CLKSOURCE_PCLK1 0x00000000U
  212. #define RCC_USART3CLKSOURCE_SYSCLK RCC_CCIPR_USART3SEL_0
  213. #define RCC_USART3CLKSOURCE_HSI RCC_CCIPR_USART3SEL_1
  214. #define RCC_USART3CLKSOURCE_LSE (RCC_CCIPR_USART3SEL_0 | RCC_CCIPR_USART3SEL_1)
  215. /**
  216. * @}
  217. */
  218. #if defined(UART4)
  219. /** @defgroup RCCEx_UART4_Clock_Source UART4 Clock Source
  220. * @{
  221. */
  222. #define RCC_UART4CLKSOURCE_PCLK1 0x00000000U
  223. #define RCC_UART4CLKSOURCE_SYSCLK RCC_CCIPR_UART4SEL_0
  224. #define RCC_UART4CLKSOURCE_HSI RCC_CCIPR_UART4SEL_1
  225. #define RCC_UART4CLKSOURCE_LSE (RCC_CCIPR_UART4SEL_0 | RCC_CCIPR_UART4SEL_1)
  226. /**
  227. * @}
  228. */
  229. #endif /* UART4 */
  230. #if defined(UART5)
  231. /** @defgroup RCCEx_UART5_Clock_Source UART5 Clock Source
  232. * @{
  233. */
  234. #define RCC_UART5CLKSOURCE_PCLK1 0x00000000U
  235. #define RCC_UART5CLKSOURCE_SYSCLK RCC_CCIPR_UART5SEL_0
  236. #define RCC_UART5CLKSOURCE_HSI RCC_CCIPR_UART5SEL_1
  237. #define RCC_UART5CLKSOURCE_LSE (RCC_CCIPR_UART5SEL_0 | RCC_CCIPR_UART5SEL_1)
  238. /**
  239. * @}
  240. */
  241. #endif /* UART5 */
  242. /** @defgroup RCCEx_LPUART1_Clock_Source LPUART1 Clock Source
  243. * @{
  244. */
  245. #define RCC_LPUART1CLKSOURCE_PCLK1 0x00000000U
  246. #define RCC_LPUART1CLKSOURCE_SYSCLK RCC_CCIPR_LPUART1SEL_0
  247. #define RCC_LPUART1CLKSOURCE_HSI RCC_CCIPR_LPUART1SEL_1
  248. #define RCC_LPUART1CLKSOURCE_LSE (RCC_CCIPR_LPUART1SEL_0 | RCC_CCIPR_LPUART1SEL_1)
  249. /**
  250. * @}
  251. */
  252. /** @defgroup RCCEx_I2C1_Clock_Source I2C1 Clock Source
  253. * @{
  254. */
  255. #define RCC_I2C1CLKSOURCE_PCLK1 0x00000000U
  256. #define RCC_I2C1CLKSOURCE_SYSCLK RCC_CCIPR_I2C1SEL_0
  257. #define RCC_I2C1CLKSOURCE_HSI RCC_CCIPR_I2C1SEL_1
  258. /**
  259. * @}
  260. */
  261. /** @defgroup RCCEx_I2C2_Clock_Source I2C2 Clock Source
  262. * @{
  263. */
  264. #define RCC_I2C2CLKSOURCE_PCLK1 0x00000000U
  265. #define RCC_I2C2CLKSOURCE_SYSCLK RCC_CCIPR_I2C2SEL_0
  266. #define RCC_I2C2CLKSOURCE_HSI RCC_CCIPR_I2C2SEL_1
  267. /**
  268. * @}
  269. */
  270. /** @defgroup RCCEx_I2C3_Clock_Source I2C3 Clock Source
  271. * @{
  272. */
  273. #define RCC_I2C3CLKSOURCE_PCLK1 0x00000000U
  274. #define RCC_I2C3CLKSOURCE_SYSCLK RCC_CCIPR_I2C3SEL_0
  275. #define RCC_I2C3CLKSOURCE_HSI RCC_CCIPR_I2C3SEL_1
  276. /**
  277. * @}
  278. */
  279. /** @defgroup RCCEx_LPTIM1_Clock_Source LPTIM1 Clock Source
  280. * @{
  281. */
  282. #define RCC_LPTIM1CLKSOURCE_PCLK1 0x00000000U
  283. #define RCC_LPTIM1CLKSOURCE_LSI RCC_CCIPR_LPTIM1SEL_0
  284. #define RCC_LPTIM1CLKSOURCE_HSI RCC_CCIPR_LPTIM1SEL_1
  285. #define RCC_LPTIM1CLKSOURCE_LSE RCC_CCIPR_LPTIM1SEL
  286. /**
  287. * @}
  288. */
  289. /** @defgroup RCCEx_SAI1_Clock_Source SAI1 Clock Source
  290. * @{
  291. */
  292. #define RCC_SAI1CLKSOURCE_SYSCLK 0x00000000U
  293. #define RCC_SAI1CLKSOURCE_PLL RCC_CCIPR_SAI1SEL_0
  294. #define RCC_SAI1CLKSOURCE_EXT RCC_CCIPR_SAI1SEL_1
  295. #define RCC_SAI1CLKSOURCE_HSI (RCC_CCIPR_SAI1SEL_1 | RCC_CCIPR_SAI1SEL_0)
  296. /**
  297. * @}
  298. */
  299. #if defined(SPI_I2S_SUPPORT)
  300. /** @defgroup RCCEx_I2S_Clock_Source I2S Clock Source
  301. * @{
  302. */
  303. #define RCC_I2SCLKSOURCE_SYSCLK 0x00000000U
  304. #define RCC_I2SCLKSOURCE_PLL RCC_CCIPR_I2S23SEL_0
  305. #define RCC_I2SCLKSOURCE_EXT RCC_CCIPR_I2S23SEL_1
  306. #define RCC_I2SCLKSOURCE_HSI (RCC_CCIPR_I2S23SEL_1 | RCC_CCIPR_I2S23SEL_0)
  307. /**
  308. * @}
  309. */
  310. #endif /* SPI_I2S_SUPPORT */
  311. #if defined(FDCAN1)
  312. /** @defgroup RCCEx_FDCAN_Clock_Source FDCAN Clock Source
  313. * @{
  314. */
  315. #define RCC_FDCANCLKSOURCE_HSE 0x00000000U
  316. #define RCC_FDCANCLKSOURCE_PLL RCC_CCIPR_FDCANSEL_0
  317. #define RCC_FDCANCLKSOURCE_PCLK1 RCC_CCIPR_FDCANSEL_1
  318. /**
  319. * @}
  320. */
  321. #endif /* FDCAN1 */
  322. /** @defgroup RCCEx_RNG_Clock_Source RNG Clock Source
  323. * @{
  324. */
  325. #define RCC_RNGCLKSOURCE_HSI48 0x00000000U
  326. #define RCC_RNGCLKSOURCE_PLL RCC_CCIPR_CLK48SEL_1
  327. /**
  328. * @}
  329. */
  330. /** @defgroup RCCEx_USB_Clock_Source USB Clock Source
  331. * @{
  332. */
  333. #define RCC_USBCLKSOURCE_HSI48 0x00000000U
  334. #define RCC_USBCLKSOURCE_PLL RCC_CCIPR_CLK48SEL_1
  335. /**
  336. * @}
  337. */
  338. /** @defgroup RCCEx_ADC12_Clock_Source ADC12 Clock Source
  339. * @{
  340. */
  341. #define RCC_ADC12CLKSOURCE_NONE 0x00000000U
  342. #define RCC_ADC12CLKSOURCE_PLL RCC_CCIPR_ADC12SEL_0
  343. #define RCC_ADC12CLKSOURCE_SYSCLK RCC_CCIPR_ADC12SEL_1
  344. /**
  345. * @}
  346. */
  347. #if defined(ADC345_COMMON)
  348. /** @defgroup RCCEx_ADC345_Clock_Source ADC345 Clock Source
  349. * @{
  350. */
  351. #define RCC_ADC345CLKSOURCE_NONE 0x00000000U
  352. #define RCC_ADC345CLKSOURCE_PLL RCC_CCIPR_ADC345SEL_0
  353. #define RCC_ADC345CLKSOURCE_SYSCLK RCC_CCIPR_ADC345SEL_1
  354. /**
  355. * @}
  356. */
  357. #endif /* ADC345_COMMON */
  358. #if defined(I2C4)
  359. /** @defgroup RCCEx_I2C4_Clock_Source I2C4 Clock Source
  360. * @{
  361. */
  362. #define RCC_I2C4CLKSOURCE_PCLK1 0x00000000U
  363. #define RCC_I2C4CLKSOURCE_SYSCLK RCC_CCIPR2_I2C4SEL_0
  364. #define RCC_I2C4CLKSOURCE_HSI RCC_CCIPR2_I2C4SEL_1
  365. /**
  366. * @}
  367. */
  368. #endif /* I2C4 */
  369. #if defined(QUADSPI)
  370. /** @defgroup RCCEx_QSPI_Clock_Source QuadSPI Clock Source
  371. * @{
  372. */
  373. #define RCC_QSPICLKSOURCE_SYSCLK 0x00000000U
  374. #define RCC_QSPICLKSOURCE_HSI RCC_CCIPR2_QSPISEL_0
  375. #define RCC_QSPICLKSOURCE_PLL RCC_CCIPR2_QSPISEL_1
  376. /**
  377. * @}
  378. */
  379. #endif /* QUADSPI */
  380. /** @defgroup RCCEx_EXTI_LINE_LSECSS RCC LSE CSS external interrupt line
  381. * @{
  382. */
  383. #define RCC_EXTI_LINE_LSECSS EXTI_IMR1_IM19 /*!< External interrupt line 19 connected to the LSE CSS EXTI Line */
  384. /**
  385. * @}
  386. */
  387. /** @defgroup RCCEx_CRS_Status RCCEx CRS Status
  388. * @{
  389. */
  390. #define RCC_CRS_NONE 0x00000000U
  391. #define RCC_CRS_TIMEOUT 0x00000001U
  392. #define RCC_CRS_SYNCOK 0x00000002U
  393. #define RCC_CRS_SYNCWARN 0x00000004U
  394. #define RCC_CRS_SYNCERR 0x00000008U
  395. #define RCC_CRS_SYNCMISS 0x00000010U
  396. #define RCC_CRS_TRIMOVF 0x00000020U
  397. /**
  398. * @}
  399. */
  400. /** @defgroup RCCEx_CRS_SynchroSource RCCEx CRS SynchroSource
  401. * @{
  402. */
  403. #define RCC_CRS_SYNC_SOURCE_GPIO 0x00000000U /*!< Synchro Signal source GPIO */
  404. #define RCC_CRS_SYNC_SOURCE_LSE CRS_CFGR_SYNCSRC_0 /*!< Synchro Signal source LSE */
  405. #define RCC_CRS_SYNC_SOURCE_USB CRS_CFGR_SYNCSRC_1 /*!< Synchro Signal source USB SOF (default)*/
  406. /**
  407. * @}
  408. */
  409. /** @defgroup RCCEx_CRS_SynchroDivider RCCEx CRS SynchroDivider
  410. * @{
  411. */
  412. #define RCC_CRS_SYNC_DIV1 0x00000000U /*!< Synchro Signal not divided (default) */
  413. #define RCC_CRS_SYNC_DIV2 CRS_CFGR_SYNCDIV_0 /*!< Synchro Signal divided by 2 */
  414. #define RCC_CRS_SYNC_DIV4 CRS_CFGR_SYNCDIV_1 /*!< Synchro Signal divided by 4 */
  415. #define RCC_CRS_SYNC_DIV8 (CRS_CFGR_SYNCDIV_1 | CRS_CFGR_SYNCDIV_0) /*!< Synchro Signal divided by 8 */
  416. #define RCC_CRS_SYNC_DIV16 CRS_CFGR_SYNCDIV_2 /*!< Synchro Signal divided by 16 */
  417. #define RCC_CRS_SYNC_DIV32 (CRS_CFGR_SYNCDIV_2 | CRS_CFGR_SYNCDIV_0) /*!< Synchro Signal divided by 32 */
  418. #define RCC_CRS_SYNC_DIV64 (CRS_CFGR_SYNCDIV_2 | CRS_CFGR_SYNCDIV_1) /*!< Synchro Signal divided by 64 */
  419. #define RCC_CRS_SYNC_DIV128 CRS_CFGR_SYNCDIV /*!< Synchro Signal divided by 128 */
  420. /**
  421. * @}
  422. */
  423. /** @defgroup RCCEx_CRS_SynchroPolarity RCCEx CRS SynchroPolarity
  424. * @{
  425. */
  426. #define RCC_CRS_SYNC_POLARITY_RISING 0x00000000U /*!< Synchro Active on rising edge (default) */
  427. #define RCC_CRS_SYNC_POLARITY_FALLING CRS_CFGR_SYNCPOL /*!< Synchro Active on falling edge */
  428. /**
  429. * @}
  430. */
  431. /** @defgroup RCCEx_CRS_ReloadValueDefault RCCEx CRS ReloadValueDefault
  432. * @{
  433. */
  434. #define RCC_CRS_RELOADVALUE_DEFAULT 0x0000BB7FU /*!< The reset value of the RELOAD field corresponds
  435. to a target frequency of 48 MHz and a synchronization signal frequency of 1 kHz (SOF signal from USB). */
  436. /**
  437. * @}
  438. */
  439. /** @defgroup RCCEx_CRS_ErrorLimitDefault RCCEx CRS ErrorLimitDefault
  440. * @{
  441. */
  442. #define RCC_CRS_ERRORLIMIT_DEFAULT 0x00000022U /*!< Default Frequency error limit */
  443. /**
  444. * @}
  445. */
  446. /** @defgroup RCCEx_CRS_HSI48CalibrationDefault RCCEx CRS HSI48CalibrationDefault
  447. * @{
  448. */
  449. #define RCC_CRS_HSI48CALIBRATION_DEFAULT 0x00000040U /*!< The default value is 64, which corresponds to the middle of the trimming interval.
  450. The trimming step is around 67 kHz between two consecutive TRIM steps. A higher TRIM value
  451. corresponds to a higher output frequency */
  452. /**
  453. * @}
  454. */
  455. /** @defgroup RCCEx_CRS_FreqErrorDirection RCCEx CRS FreqErrorDirection
  456. * @{
  457. */
  458. #define RCC_CRS_FREQERRORDIR_UP 0x00000000U /*!< Upcounting direction, the actual frequency is above the target */
  459. #define RCC_CRS_FREQERRORDIR_DOWN CRS_ISR_FEDIR /*!< Downcounting direction, the actual frequency is below the target */
  460. /**
  461. * @}
  462. */
  463. /** @defgroup RCCEx_CRS_Interrupt_Sources RCCEx CRS Interrupt Sources
  464. * @{
  465. */
  466. #define RCC_CRS_IT_SYNCOK CRS_CR_SYNCOKIE /*!< SYNC event OK */
  467. #define RCC_CRS_IT_SYNCWARN CRS_CR_SYNCWARNIE /*!< SYNC warning */
  468. #define RCC_CRS_IT_ERR CRS_CR_ERRIE /*!< Error */
  469. #define RCC_CRS_IT_ESYNC CRS_CR_ESYNCIE /*!< Expected SYNC */
  470. #define RCC_CRS_IT_SYNCERR CRS_CR_ERRIE /*!< SYNC error */
  471. #define RCC_CRS_IT_SYNCMISS CRS_CR_ERRIE /*!< SYNC missed */
  472. #define RCC_CRS_IT_TRIMOVF CRS_CR_ERRIE /*!< Trimming overflow or underflow */
  473. /**
  474. * @}
  475. */
  476. /** @defgroup RCCEx_CRS_Flags RCCEx CRS Flags
  477. * @{
  478. */
  479. #define RCC_CRS_FLAG_SYNCOK CRS_ISR_SYNCOKF /*!< SYNC event OK flag */
  480. #define RCC_CRS_FLAG_SYNCWARN CRS_ISR_SYNCWARNF /*!< SYNC warning flag */
  481. #define RCC_CRS_FLAG_ERR CRS_ISR_ERRF /*!< Error flag */
  482. #define RCC_CRS_FLAG_ESYNC CRS_ISR_ESYNCF /*!< Expected SYNC flag */
  483. #define RCC_CRS_FLAG_SYNCERR CRS_ISR_SYNCERR /*!< SYNC error */
  484. #define RCC_CRS_FLAG_SYNCMISS CRS_ISR_SYNCMISS /*!< SYNC missed*/
  485. #define RCC_CRS_FLAG_TRIMOVF CRS_ISR_TRIMOVF /*!< Trimming overflow or underflow */
  486. /**
  487. * @}
  488. */
  489. /**
  490. * @}
  491. */
  492. /* Exported macros -----------------------------------------------------------*/
  493. /** @defgroup RCCEx_Exported_Macros RCCEx Exported Macros
  494. * @{
  495. */
  496. /** @brief Macro to configure the USART1 clock (USART1CLK).
  497. *
  498. * @param __USART1_CLKSOURCE__ specifies the USART1 clock source.
  499. * This parameter can be one of the following values:
  500. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  501. * @arg @ref RCC_USART1CLKSOURCE_HSI HSI selected as USART1 clock
  502. * @arg @ref RCC_USART1CLKSOURCE_SYSCLK System Clock selected as USART1 clock
  503. * @arg @ref RCC_USART1CLKSOURCE_LSE LSE selected as USART1 clock
  504. * @retval None
  505. */
  506. #define __HAL_RCC_USART1_CONFIG(__USART1_CLKSOURCE__) \
  507. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_USART1SEL, (__USART1_CLKSOURCE__))
  508. /** @brief Macro to get the USART1 clock source.
  509. * @retval The clock source can be one of the following values:
  510. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  511. * @arg @ref RCC_USART1CLKSOURCE_HSI HSI selected as USART1 clock
  512. * @arg @ref RCC_USART1CLKSOURCE_SYSCLK System Clock selected as USART1 clock
  513. * @arg @ref RCC_USART1CLKSOURCE_LSE LSE selected as USART1 clock
  514. */
  515. #define __HAL_RCC_GET_USART1_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_USART1SEL))
  516. /** @brief Macro to configure the USART2 clock (USART2CLK).
  517. *
  518. * @param __USART2_CLKSOURCE__ specifies the USART2 clock source.
  519. * This parameter can be one of the following values:
  520. * @arg @ref RCC_USART2CLKSOURCE_PCLK1 PCLK1 selected as USART2 clock
  521. * @arg @ref RCC_USART2CLKSOURCE_HSI HSI selected as USART2 clock
  522. * @arg @ref RCC_USART2CLKSOURCE_SYSCLK System Clock selected as USART2 clock
  523. * @arg @ref RCC_USART2CLKSOURCE_LSE LSE selected as USART2 clock
  524. * @retval None
  525. */
  526. #define __HAL_RCC_USART2_CONFIG(__USART2_CLKSOURCE__) \
  527. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_USART2SEL, (__USART2_CLKSOURCE__))
  528. /** @brief Macro to get the USART2 clock source.
  529. * @retval The clock source can be one of the following values:
  530. * @arg @ref RCC_USART2CLKSOURCE_PCLK1 PCLK1 selected as USART2 clock
  531. * @arg @ref RCC_USART2CLKSOURCE_HSI HSI selected as USART2 clock
  532. * @arg @ref RCC_USART2CLKSOURCE_SYSCLK System Clock selected as USART2 clock
  533. * @arg @ref RCC_USART2CLKSOURCE_LSE LSE selected as USART2 clock
  534. */
  535. #define __HAL_RCC_GET_USART2_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_USART2SEL))
  536. /** @brief Macro to configure the USART3 clock (USART3CLK).
  537. *
  538. * @param __USART3_CLKSOURCE__ specifies the USART3 clock source.
  539. * This parameter can be one of the following values:
  540. * @arg @ref RCC_USART3CLKSOURCE_PCLK1 PCLK1 selected as USART3 clock
  541. * @arg @ref RCC_USART3CLKSOURCE_HSI HSI selected as USART3 clock
  542. * @arg @ref RCC_USART3CLKSOURCE_SYSCLK System Clock selected as USART3 clock
  543. * @arg @ref RCC_USART3CLKSOURCE_LSE LSE selected as USART3 clock
  544. * @retval None
  545. */
  546. #define __HAL_RCC_USART3_CONFIG(__USART3_CLKSOURCE__) \
  547. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_USART3SEL, (__USART3_CLKSOURCE__))
  548. /** @brief Macro to get the USART3 clock source.
  549. * @retval The clock source can be one of the following values:
  550. * @arg @ref RCC_USART3CLKSOURCE_PCLK1 PCLK1 selected as USART3 clock
  551. * @arg @ref RCC_USART3CLKSOURCE_HSI HSI selected as USART3 clock
  552. * @arg @ref RCC_USART3CLKSOURCE_SYSCLK System Clock selected as USART3 clock
  553. * @arg @ref RCC_USART3CLKSOURCE_LSE LSE selected as USART3 clock
  554. */
  555. #define __HAL_RCC_GET_USART3_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_USART3SEL))
  556. #if defined(UART4)
  557. /** @brief Macro to configure the UART4 clock (UART4CLK).
  558. *
  559. * @param __UART4_CLKSOURCE__ specifies the UART4 clock source.
  560. * This parameter can be one of the following values:
  561. * @arg @ref RCC_UART4CLKSOURCE_PCLK1 PCLK1 selected as UART4 clock
  562. * @arg @ref RCC_UART4CLKSOURCE_HSI HSI selected as UART4 clock
  563. * @arg @ref RCC_UART4CLKSOURCE_SYSCLK System Clock selected as UART4 clock
  564. * @arg @ref RCC_UART4CLKSOURCE_LSE LSE selected as UART4 clock
  565. * @retval None
  566. */
  567. #define __HAL_RCC_UART4_CONFIG(__UART4_CLKSOURCE__) \
  568. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_UART4SEL, (__UART4_CLKSOURCE__))
  569. /** @brief Macro to get the UART4 clock source.
  570. * @retval The clock source can be one of the following values:
  571. * @arg @ref RCC_UART4CLKSOURCE_PCLK1 PCLK1 selected as UART4 clock
  572. * @arg @ref RCC_UART4CLKSOURCE_HSI HSI selected as UART4 clock
  573. * @arg @ref RCC_UART4CLKSOURCE_SYSCLK System Clock selected as UART4 clock
  574. * @arg @ref RCC_UART4CLKSOURCE_LSE LSE selected as UART4 clock
  575. */
  576. #define __HAL_RCC_GET_UART4_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_UART4SEL))
  577. #endif /* UART4 */
  578. #if defined(UART5)
  579. /** @brief Macro to configure the UART5 clock (UART5CLK).
  580. *
  581. * @param __UART5_CLKSOURCE__ specifies the UART5 clock source.
  582. * This parameter can be one of the following values:
  583. * @arg @ref RCC_UART5CLKSOURCE_PCLK1 PCLK1 selected as UART5 clock
  584. * @arg @ref RCC_UART5CLKSOURCE_HSI HSI selected as UART5 clock
  585. * @arg @ref RCC_UART5CLKSOURCE_SYSCLK System Clock selected as UART5 clock
  586. * @arg @ref RCC_UART5CLKSOURCE_LSE LSE selected as UART5 clock
  587. * @retval None
  588. */
  589. #define __HAL_RCC_UART5_CONFIG(__UART5_CLKSOURCE__) \
  590. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_UART5SEL, (__UART5_CLKSOURCE__))
  591. /** @brief Macro to get the UART5 clock source.
  592. * @retval The clock source can be one of the following values:
  593. * @arg @ref RCC_UART5CLKSOURCE_PCLK1 PCLK1 selected as UART5 clock
  594. * @arg @ref RCC_UART5CLKSOURCE_HSI HSI selected as UART5 clock
  595. * @arg @ref RCC_UART5CLKSOURCE_SYSCLK System Clock selected as UART5 clock
  596. * @arg @ref RCC_UART5CLKSOURCE_LSE LSE selected as UART5 clock
  597. */
  598. #define __HAL_RCC_GET_UART5_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_UART5SEL))
  599. #endif /* UART5 */
  600. /** @brief Macro to configure the LPUART1 clock (LPUART1CLK).
  601. *
  602. * @param __LPUART1_CLKSOURCE__ specifies the LPUART1 clock source.
  603. * This parameter can be one of the following values:
  604. * @arg @ref RCC_LPUART1CLKSOURCE_PCLK1 PCLK1 selected as LPUART1 clock
  605. * @arg @ref RCC_LPUART1CLKSOURCE_HSI HSI selected as LPUART1 clock
  606. * @arg @ref RCC_LPUART1CLKSOURCE_SYSCLK System Clock selected as LPUART1 clock
  607. * @arg @ref RCC_LPUART1CLKSOURCE_LSE LSE selected as LPUART1 clock
  608. * @retval None
  609. */
  610. #define __HAL_RCC_LPUART1_CONFIG(__LPUART1_CLKSOURCE__) \
  611. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_LPUART1SEL, (__LPUART1_CLKSOURCE__))
  612. /** @brief Macro to get the LPUART1 clock source.
  613. * @retval The clock source can be one of the following values:
  614. * @arg @ref RCC_LPUART1CLKSOURCE_PCLK1 PCLK1 selected as LPUART1 clock
  615. * @arg @ref RCC_LPUART1CLKSOURCE_HSI HSI selected as LPUART1 clock
  616. * @arg @ref RCC_LPUART1CLKSOURCE_SYSCLK System Clock selected as LPUART1 clock
  617. * @arg @ref RCC_LPUART1CLKSOURCE_LSE LSE selected as LPUART1 clock
  618. */
  619. #define __HAL_RCC_GET_LPUART1_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_LPUART1SEL))
  620. /** @brief Macro to configure the I2C1 clock (I2C1CLK).
  621. *
  622. * @param __I2C1_CLKSOURCE__ specifies the I2C1 clock source.
  623. * This parameter can be one of the following values:
  624. * @arg @ref RCC_I2C1CLKSOURCE_PCLK1 PCLK1 selected as I2C1 clock
  625. * @arg @ref RCC_I2C1CLKSOURCE_HSI HSI selected as I2C1 clock
  626. * @arg @ref RCC_I2C1CLKSOURCE_SYSCLK System Clock selected as I2C1 clock
  627. * @retval None
  628. */
  629. #define __HAL_RCC_I2C1_CONFIG(__I2C1_CLKSOURCE__) \
  630. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_I2C1SEL, (__I2C1_CLKSOURCE__))
  631. /** @brief Macro to get the I2C1 clock source.
  632. * @retval The clock source can be one of the following values:
  633. * @arg @ref RCC_I2C1CLKSOURCE_PCLK1 PCLK1 selected as I2C1 clock
  634. * @arg @ref RCC_I2C1CLKSOURCE_HSI HSI selected as I2C1 clock
  635. * @arg @ref RCC_I2C1CLKSOURCE_SYSCLK System Clock selected as I2C1 clock
  636. */
  637. #define __HAL_RCC_GET_I2C1_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_I2C1SEL))
  638. /** @brief Macro to configure the I2C2 clock (I2C2CLK).
  639. *
  640. * @param __I2C2_CLKSOURCE__ specifies the I2C2 clock source.
  641. * This parameter can be one of the following values:
  642. * @arg @ref RCC_I2C2CLKSOURCE_PCLK1 PCLK1 selected as I2C2 clock
  643. * @arg @ref RCC_I2C2CLKSOURCE_HSI HSI selected as I2C2 clock
  644. * @arg @ref RCC_I2C2CLKSOURCE_SYSCLK System Clock selected as I2C2 clock
  645. * @retval None
  646. */
  647. #define __HAL_RCC_I2C2_CONFIG(__I2C2_CLKSOURCE__) \
  648. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_I2C2SEL, (__I2C2_CLKSOURCE__))
  649. /** @brief Macro to get the I2C2 clock source.
  650. * @retval The clock source can be one of the following values:
  651. * @arg @ref RCC_I2C2CLKSOURCE_PCLK1 PCLK1 selected as I2C2 clock
  652. * @arg @ref RCC_I2C2CLKSOURCE_HSI HSI selected as I2C2 clock
  653. * @arg @ref RCC_I2C2CLKSOURCE_SYSCLK System Clock selected as I2C2 clock
  654. */
  655. #define __HAL_RCC_GET_I2C2_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_I2C2SEL))
  656. /** @brief Macro to configure the I2C3 clock (I2C3CLK).
  657. *
  658. * @param __I2C3_CLKSOURCE__ specifies the I2C3 clock source.
  659. * This parameter can be one of the following values:
  660. * @arg @ref RCC_I2C3CLKSOURCE_PCLK1 PCLK1 selected as I2C3 clock
  661. * @arg @ref RCC_I2C3CLKSOURCE_HSI HSI selected as I2C3 clock
  662. * @arg @ref RCC_I2C3CLKSOURCE_SYSCLK System Clock selected as I2C3 clock
  663. * @retval None
  664. */
  665. #define __HAL_RCC_I2C3_CONFIG(__I2C3_CLKSOURCE__) \
  666. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_I2C3SEL, (__I2C3_CLKSOURCE__))
  667. /** @brief Macro to get the I2C3 clock source.
  668. * @retval The clock source can be one of the following values:
  669. * @arg @ref RCC_I2C3CLKSOURCE_PCLK1 PCLK1 selected as I2C3 clock
  670. * @arg @ref RCC_I2C3CLKSOURCE_HSI HSI selected as I2C3 clock
  671. * @arg @ref RCC_I2C3CLKSOURCE_SYSCLK System Clock selected as I2C3 clock
  672. */
  673. #define __HAL_RCC_GET_I2C3_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_I2C3SEL))
  674. #if defined(I2C4)
  675. /** @brief Macro to configure the I2C4 clock (I2C4CLK).
  676. *
  677. * @param __I2C4_CLKSOURCE__ specifies the I2C4 clock source.
  678. * This parameter can be one of the following values:
  679. * @arg @ref RCC_I2C4CLKSOURCE_PCLK1 PCLK1 selected as I2C4 clock
  680. * @arg @ref RCC_I2C4CLKSOURCE_HSI HSI selected as I2C4 clock
  681. * @arg @ref RCC_I2C4CLKSOURCE_SYSCLK System Clock selected as I2C4 clock
  682. * @retval None
  683. */
  684. #define __HAL_RCC_I2C4_CONFIG(__I2C4_CLKSOURCE__) \
  685. MODIFY_REG(RCC->CCIPR2, RCC_CCIPR2_I2C4SEL, (__I2C4_CLKSOURCE__))
  686. /** @brief Macro to get the I2C4 clock source.
  687. * @retval The clock source can be one of the following values:
  688. * @arg @ref RCC_I2C4CLKSOURCE_PCLK1 PCLK1 selected as I2C4 clock
  689. * @arg @ref RCC_I2C4CLKSOURCE_HSI HSI selected as I2C4 clock
  690. * @arg @ref RCC_I2C4CLKSOURCE_SYSCLK System Clock selected as I2C4 clock
  691. */
  692. #define __HAL_RCC_GET_I2C4_SOURCE() (READ_BIT(RCC->CCIPR2, RCC_CCIPR2_I2C4SEL))
  693. #endif /* I2C4 */
  694. /** @brief Macro to configure the LPTIM1 clock (LPTIM1CLK).
  695. *
  696. * @param __LPTIM1_CLKSOURCE__ specifies the LPTIM1 clock source.
  697. * This parameter can be one of the following values:
  698. * @arg @ref RCC_LPTIM1CLKSOURCE_PCLK1 PCLK1 selected as LPTIM1 clock
  699. * @arg @ref RCC_LPTIM1CLKSOURCE_LSI HSI selected as LPTIM1 clock
  700. * @arg @ref RCC_LPTIM1CLKSOURCE_HSI LSI selected as LPTIM1 clock
  701. * @arg @ref RCC_LPTIM1CLKSOURCE_LSE LSE selected as LPTIM1 clock
  702. * @retval None
  703. */
  704. #define __HAL_RCC_LPTIM1_CONFIG(__LPTIM1_CLKSOURCE__) \
  705. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_LPTIM1SEL, (__LPTIM1_CLKSOURCE__))
  706. /** @brief Macro to get the LPTIM1 clock source.
  707. * @retval The clock source can be one of the following values:
  708. * @arg @ref RCC_LPTIM1CLKSOURCE_PCLK1 PCLK1 selected as LPUART1 clock
  709. * @arg @ref RCC_LPTIM1CLKSOURCE_LSI HSI selected as LPUART1 clock
  710. * @arg @ref RCC_LPTIM1CLKSOURCE_HSI System Clock selected as LPUART1 clock
  711. * @arg @ref RCC_LPTIM1CLKSOURCE_LSE LSE selected as LPUART1 clock
  712. */
  713. #define __HAL_RCC_GET_LPTIM1_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_LPTIM1SEL))
  714. /**
  715. * @brief Macro to configure the SAI1 clock source.
  716. * @param __SAI1_CLKSOURCE__ defines the SAI1 clock source. This clock is derived
  717. * from the HSI, system PLL, System Clock or external clock.
  718. * This parameter can be one of the following values:
  719. * @arg @ref RCC_SAI1CLKSOURCE_SYSCLK SAI1 clock = System Clock
  720. * @arg @ref RCC_SAI1CLKSOURCE_PLL SAI1 clock = PLL "Q" clock
  721. * @arg @ref RCC_SAI1CLKSOURCE_EXT SAI1 clock = EXT
  722. * @arg @ref RCC_SAI1CLKSOURCE_HSI SAI1 clock = HSI
  723. *
  724. * @retval None
  725. */
  726. #if defined(SAI1)
  727. #define __HAL_RCC_SAI1_CONFIG(__SAI1_CLKSOURCE__)\
  728. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_SAI1SEL, (__SAI1_CLKSOURCE__))
  729. /** @brief Macro to get the SAI1 clock source.
  730. * @retval The clock source can be one of the following values:
  731. * @arg @ref RCC_SAI1CLKSOURCE_SYSCLK SAI1 clock = System Clock
  732. * @arg @ref RCC_SAI1CLKSOURCE_PLL SAI1 clock = PLL "Q" clock
  733. * @arg @ref RCC_SAI1CLKSOURCE_EXT SAI1 clock = EXT
  734. * @arg @ref RCC_SAI1CLKSOURCE_HSI SAI1 clock = HSI
  735. *
  736. */
  737. #define __HAL_RCC_GET_SAI1_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_SAI1SEL))
  738. #endif /* SAI1 */
  739. #if defined(SPI_I2S_SUPPORT)
  740. /**
  741. * @brief Macro to configure the I2S clock source.
  742. * @param __I2S_CLKSOURCE__ defines the I2S clock source. This clock is derived
  743. * from the HSI, system PLL, System Clock or external clock.
  744. * This parameter can be one of the following values:
  745. * @arg @ref RCC_I2SCLKSOURCE_SYSCLK I2S clock = System Clock
  746. * @arg @ref RCC_I2SCLKSOURCE_PLL I2S clock = PLL "Q" clock
  747. * @arg @ref RCC_I2SCLKSOURCE_EXT I2S clock = EXT
  748. * @arg @ref RCC_I2SCLKSOURCE_HSI I2S clock = HSI
  749. *
  750. * @retval None
  751. */
  752. #define __HAL_RCC_I2S_CONFIG(__I2S_CLKSOURCE__)\
  753. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_I2S23SEL, (__I2S_CLKSOURCE__))
  754. /** @brief Macro to get the I2S clock source.
  755. * @retval The clock source can be one of the following values:
  756. * @arg @ref RCC_I2SCLKSOURCE_SYSCLK I2S clock = System Clock
  757. * @arg @ref RCC_I2SCLKSOURCE_PLL I2S clock = PLL "Q" clock
  758. * @arg @ref RCC_I2SCLKSOURCE_EXT I2S clock = EXT
  759. * @arg @ref RCC_I2SCLKSOURCE_HSI I2S clock = HSI
  760. *
  761. */
  762. #define __HAL_RCC_GET_I2S_SOURCE() ((uint32_t)(READ_BIT(RCC->CCIPR, RCC_CCIPR_I2S23SEL)))
  763. #endif /* SPI_I2S_SUPPORT */
  764. #if defined(FDCAN1)
  765. /**
  766. * @brief Macro to configure the FDCAN clock source.
  767. * @param __FDCAN_CLKSOURCE__ defines the FDCAN clock source. This clock is derived
  768. * from the HSE, system PLL or PCLK1.
  769. * This parameter can be one of the following values:
  770. * @arg @ref RCC_FDCANCLKSOURCE_HSE FDCAN clock = HSE
  771. * @arg @ref RCC_FDCANCLKSOURCE_PLL FDCAN clock = PLL "Q" clock
  772. * @arg @ref RCC_FDCANCLKSOURCE_PCLK1 FDCAN clock = PCLK1
  773. *
  774. * @retval None
  775. */
  776. #define __HAL_RCC_FDCAN_CONFIG(__FDCAN_CLKSOURCE__)\
  777. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_FDCANSEL, (uint32_t)(__FDCAN_CLKSOURCE__))
  778. /** @brief Macro to get the FDCAN clock source.
  779. * @retval The clock source can be one of the following values:
  780. * @arg @ref RCC_FDCANCLKSOURCE_HSE FDCAN clock = HSE
  781. * @arg @ref RCC_FDCANCLKSOURCE_PLL FDCAN clock = PLL "Q" clock
  782. * @arg @ref RCC_FDCANCLKSOURCE_PCLK1 FDCAN clock = PCLK1
  783. *
  784. */
  785. #define __HAL_RCC_GET_FDCAN_SOURCE() ((uint32_t)(READ_BIT(RCC->CCIPR, RCC_CCIPR_FDCANSEL)))
  786. #endif /* FDCAN1 */
  787. /** @brief Macro to configure the RNG clock.
  788. *
  789. * @note USB and RNG peripherals share the same 48MHz clock source.
  790. *
  791. * @param __RNG_CLKSOURCE__ specifies the RNG clock source.
  792. * This parameter can be one of the following values:
  793. * @arg @ref RCC_RNGCLKSOURCE_HSI48 HSI48 selected as RNG clock for devices with HSI48
  794. * @arg @ref RCC_RNGCLKSOURCE_PLL PLL Clock selected as RNG clock
  795. * @retval None
  796. */
  797. #define __HAL_RCC_RNG_CONFIG(__RNG_CLKSOURCE__) \
  798. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_CLK48SEL, (__RNG_CLKSOURCE__))
  799. /** @brief Macro to get the RNG clock.
  800. * @retval The clock source can be one of the following values:
  801. * @arg @ref RCC_RNGCLKSOURCE_HSI48 HSI48 selected as RNG clock for devices with HSI48
  802. * @arg @ref RCC_RNGCLKSOURCE_PLL PLL "Q" clock selected as RNG clock
  803. */
  804. #define __HAL_RCC_GET_RNG_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_CLK48SEL))
  805. #if defined(USB)
  806. /** @brief Macro to configure the USB clock (USBCLK).
  807. *
  808. * @note USB, RNG peripherals share the same 48MHz clock source.
  809. *
  810. * @param __USB_CLKSOURCE__ specifies the USB clock source.
  811. * This parameter can be one of the following values:
  812. * @arg @ref RCC_USBCLKSOURCE_HSI48 HSI48 selected as 48MHz clock for devices with HSI48
  813. * @arg @ref RCC_USBCLKSOURCE_PLL PLL "Q" clock (PLL48M1CLK) selected as USB clock
  814. * @retval None
  815. */
  816. #define __HAL_RCC_USB_CONFIG(__USB_CLKSOURCE__) \
  817. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_CLK48SEL, (__USB_CLKSOURCE__))
  818. /** @brief Macro to get the USB clock source.
  819. * @retval The clock source can be one of the following values:
  820. * @arg @ref RCC_USBCLKSOURCE_HSI48 HSI48 selected as 48MHz clock for devices with HSI48
  821. * @arg @ref RCC_USBCLKSOURCE_PLL PLL "Q" clock (PLL48M1CLK) selected as USB clock
  822. */
  823. #define __HAL_RCC_GET_USB_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_CLK48SEL))
  824. #endif /* USB */
  825. /** @brief Macro to configure the ADC12 interface clock.
  826. * @param __ADC12_CLKSOURCE__ specifies the ADC12 digital interface clock source.
  827. * This parameter can be one of the following values:
  828. * @arg @ref RCC_ADC12CLKSOURCE_NONE No clock selected as ADC12 clock
  829. * @arg @ref RCC_ADC12CLKSOURCE_PLL PLL Clock selected as ADC12 clock
  830. * @arg @ref RCC_ADC12CLKSOURCE_SYSCLK System Clock selected as ADC12 clock
  831. * @retval None
  832. */
  833. #define __HAL_RCC_ADC12_CONFIG(__ADC12_CLKSOURCE__) \
  834. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_ADC12SEL, (__ADC12_CLKSOURCE__))
  835. /** @brief Macro to get the ADC12 clock source.
  836. * @retval The clock source can be one of the following values:
  837. * @arg @ref RCC_ADC12CLKSOURCE_NONE No clock selected as ADC12 clock
  838. * @arg @ref RCC_ADC12CLKSOURCE_PLL PLL Clock selected as ADC12 clock
  839. * @arg @ref RCC_ADC12CLKSOURCE_SYSCLK System Clock selected as ADC12 clock
  840. */
  841. #define __HAL_RCC_GET_ADC12_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_ADC12SEL))
  842. #if defined(ADC345_COMMON)
  843. /** @brief Macro to configure the ADC345 interface clock.
  844. * @param __ADC345_CLKSOURCE__ specifies the ADC345 digital interface clock source.
  845. * This parameter can be one of the following values:
  846. * @arg @ref RCC_ADC345CLKSOURCE_NONE No clock selected as ADC345 clock
  847. * @arg @ref RCC_ADC345CLKSOURCE_PLL PLL Clock selected as ADC345 clock
  848. * @arg @ref RCC_ADC345CLKSOURCE_SYSCLK System Clock selected as ADC345 clock
  849. * @retval None
  850. */
  851. #define __HAL_RCC_ADC345_CONFIG(__ADC345_CLKSOURCE__) \
  852. MODIFY_REG(RCC->CCIPR, RCC_CCIPR_ADC345SEL, __ADC345_CLKSOURCE__)
  853. /** @brief Macro to get the ADC345 clock source.
  854. * @retval The clock source can be one of the following values:
  855. * @arg @ref RCC_ADC345CLKSOURCE_NONE No clock selected as ADC345 clock
  856. * @arg @ref RCC_ADC345CLKSOURCE_PLL PLL Clock selected as ADC345 clock
  857. * @arg @ref RCC_ADC345CLKSOURCE_SYSCLK System Clock selected as ADC345 clock
  858. */
  859. #define __HAL_RCC_GET_ADC345_SOURCE() (READ_BIT(RCC->CCIPR, RCC_CCIPR_ADC345SEL))
  860. #endif /* ADC345_COMMON */
  861. #if defined(QUADSPI)
  862. /** @brief Macro to configure the QuadSPI clock.
  863. * @param __QSPI_CLKSOURCE__ specifies the QuadSPI clock source.
  864. * This parameter can be one of the following values:
  865. * @arg @ref RCC_QSPICLKSOURCE_SYSCLK System Clock selected as QuadSPI clock
  866. * @arg @ref RCC_QSPICLKSOURCE_HSI HSI clock selected as QuadSPI clock
  867. * @arg @ref RCC_QSPICLKSOURCE_PLL PLL Q divider clock selected as QuadSPI clock
  868. * @retval None
  869. */
  870. #define __HAL_RCC_QSPI_CONFIG(__QSPI_CLKSOURCE__) \
  871. MODIFY_REG(RCC->CCIPR2, RCC_CCIPR2_QSPISEL, __QSPI_CLKSOURCE__)
  872. /** @brief Macro to get the QuadSPI clock source.
  873. * @retval The clock source can be one of the following values:
  874. * @arg @ref RCC_QSPICLKSOURCE_SYSCLK System Clock selected as QuadSPI clock
  875. * @arg @ref RCC_QSPICLKSOURCE_HSI HSI clock selected as QuadSPI clock
  876. * @arg @ref RCC_QSPICLKSOURCE_PLL PLL Q divider clock selected as QuadSPI clock
  877. */
  878. #define __HAL_RCC_GET_QSPI_SOURCE() (READ_BIT(RCC->CCIPR2, RCC_CCIPR2_QSPISEL))
  879. #endif /* QUADSPI */
  880. /** @defgroup RCCEx_Flags_Interrupts_Management Flags Interrupts Management
  881. * @brief macros to manage the specified RCC Flags and interrupts.
  882. * @{
  883. */
  884. /**
  885. * @brief Enable the RCC LSE CSS Extended Interrupt Line.
  886. * @retval None
  887. */
  888. #define __HAL_RCC_LSECSS_EXTI_ENABLE_IT() SET_BIT(EXTI->IMR1, RCC_EXTI_LINE_LSECSS)
  889. /**
  890. * @brief Disable the RCC LSE CSS Extended Interrupt Line.
  891. * @retval None
  892. */
  893. #define __HAL_RCC_LSECSS_EXTI_DISABLE_IT() CLEAR_BIT(EXTI->IMR1, RCC_EXTI_LINE_LSECSS)
  894. /**
  895. * @brief Enable the RCC LSE CSS Event Line.
  896. * @retval None.
  897. */
  898. #define __HAL_RCC_LSECSS_EXTI_ENABLE_EVENT() SET_BIT(EXTI->EMR1, RCC_EXTI_LINE_LSECSS)
  899. /**
  900. * @brief Disable the RCC LSE CSS Event Line.
  901. * @retval None.
  902. */
  903. #define __HAL_RCC_LSECSS_EXTI_DISABLE_EVENT() CLEAR_BIT(EXTI->EMR1, RCC_EXTI_LINE_LSECSS)
  904. /**
  905. * @brief Enable the RCC LSE CSS Extended Interrupt Falling Trigger.
  906. * @retval None.
  907. */
  908. #define __HAL_RCC_LSECSS_EXTI_ENABLE_FALLING_EDGE() SET_BIT(EXTI->FTSR1, RCC_EXTI_LINE_LSECSS)
  909. /**
  910. * @brief Disable the RCC LSE CSS Extended Interrupt Falling Trigger.
  911. * @retval None.
  912. */
  913. #define __HAL_RCC_LSECSS_EXTI_DISABLE_FALLING_EDGE() CLEAR_BIT(EXTI->FTSR1, RCC_EXTI_LINE_LSECSS)
  914. /**
  915. * @brief Enable the RCC LSE CSS Extended Interrupt Rising Trigger.
  916. * @retval None.
  917. */
  918. #define __HAL_RCC_LSECSS_EXTI_ENABLE_RISING_EDGE() SET_BIT(EXTI->RTSR1, RCC_EXTI_LINE_LSECSS)
  919. /**
  920. * @brief Disable the RCC LSE CSS Extended Interrupt Rising Trigger.
  921. * @retval None.
  922. */
  923. #define __HAL_RCC_LSECSS_EXTI_DISABLE_RISING_EDGE() CLEAR_BIT(EXTI->RTSR1, RCC_EXTI_LINE_LSECSS)
  924. /**
  925. * @brief Enable the RCC LSE CSS Extended Interrupt Rising & Falling Trigger.
  926. * @retval None.
  927. */
  928. #define __HAL_RCC_LSECSS_EXTI_ENABLE_RISING_FALLING_EDGE() \
  929. do { \
  930. __HAL_RCC_LSECSS_EXTI_ENABLE_RISING_EDGE(); \
  931. __HAL_RCC_LSECSS_EXTI_ENABLE_FALLING_EDGE(); \
  932. } while(0)
  933. /**
  934. * @brief Disable the RCC LSE CSS Extended Interrupt Rising & Falling Trigger.
  935. * @retval None.
  936. */
  937. #define __HAL_RCC_LSECSS_EXTI_DISABLE_RISING_FALLING_EDGE() \
  938. do { \
  939. __HAL_RCC_LSECSS_EXTI_DISABLE_RISING_EDGE(); \
  940. __HAL_RCC_LSECSS_EXTI_DISABLE_FALLING_EDGE(); \
  941. } while(0)
  942. /**
  943. * @brief Check whether the specified RCC LSE CSS EXTI interrupt flag is set or not.
  944. * @retval EXTI RCC LSE CSS Line Status.
  945. */
  946. #define __HAL_RCC_LSECSS_EXTI_GET_FLAG() (READ_BIT(EXTI->PR1, RCC_EXTI_LINE_LSECSS) == RCC_EXTI_LINE_LSECSS)
  947. /**
  948. * @brief Clear the RCC LSE CSS EXTI flag.
  949. * @retval None.
  950. */
  951. #define __HAL_RCC_LSECSS_EXTI_CLEAR_FLAG() WRITE_REG(EXTI->PR1, RCC_EXTI_LINE_LSECSS)
  952. /**
  953. * @brief Generate a Software interrupt on the RCC LSE CSS EXTI line.
  954. * @retval None.
  955. */
  956. #define __HAL_RCC_LSECSS_EXTI_GENERATE_SWIT() SET_BIT(EXTI->SWIER1, RCC_EXTI_LINE_LSECSS)
  957. /**
  958. * @brief Enable the specified CRS interrupts.
  959. * @param __INTERRUPT__ specifies the CRS interrupt sources to be enabled.
  960. * This parameter can be any combination of the following values:
  961. * @arg @ref RCC_CRS_IT_SYNCOK SYNC event OK interrupt
  962. * @arg @ref RCC_CRS_IT_SYNCWARN SYNC warning interrupt
  963. * @arg @ref RCC_CRS_IT_ERR Synchronization or trimming error interrupt
  964. * @arg @ref RCC_CRS_IT_ESYNC Expected SYNC interrupt
  965. * @retval None
  966. */
  967. #define __HAL_RCC_CRS_ENABLE_IT(__INTERRUPT__) SET_BIT(CRS->CR, (__INTERRUPT__))
  968. /**
  969. * @brief Disable the specified CRS interrupts.
  970. * @param __INTERRUPT__ specifies the CRS interrupt sources to be disabled.
  971. * This parameter can be any combination of the following values:
  972. * @arg @ref RCC_CRS_IT_SYNCOK SYNC event OK interrupt
  973. * @arg @ref RCC_CRS_IT_SYNCWARN SYNC warning interrupt
  974. * @arg @ref RCC_CRS_IT_ERR Synchronization or trimming error interrupt
  975. * @arg @ref RCC_CRS_IT_ESYNC Expected SYNC interrupt
  976. * @retval None
  977. */
  978. #define __HAL_RCC_CRS_DISABLE_IT(__INTERRUPT__) CLEAR_BIT(CRS->CR, (__INTERRUPT__))
  979. /** @brief Check whether the CRS interrupt has occurred or not.
  980. * @param __INTERRUPT__ specifies the CRS interrupt source to check.
  981. * This parameter can be one of the following values:
  982. * @arg @ref RCC_CRS_IT_SYNCOK SYNC event OK interrupt
  983. * @arg @ref RCC_CRS_IT_SYNCWARN SYNC warning interrupt
  984. * @arg @ref RCC_CRS_IT_ERR Synchronization or trimming error interrupt
  985. * @arg @ref RCC_CRS_IT_ESYNC Expected SYNC interrupt
  986. * @retval The new state of __INTERRUPT__ (SET or RESET).
  987. */
  988. #define __HAL_RCC_CRS_GET_IT_SOURCE(__INTERRUPT__) ((READ_BIT(CRS->CR, (__INTERRUPT__)) != 0U) ? SET : RESET)
  989. /** @brief Clear the CRS interrupt pending bits
  990. * @param __INTERRUPT__ specifies the interrupt pending bit to clear.
  991. * This parameter can be any combination of the following values:
  992. * @arg @ref RCC_CRS_IT_SYNCOK SYNC event OK interrupt
  993. * @arg @ref RCC_CRS_IT_SYNCWARN SYNC warning interrupt
  994. * @arg @ref RCC_CRS_IT_ERR Synchronization or trimming error interrupt
  995. * @arg @ref RCC_CRS_IT_ESYNC Expected SYNC interrupt
  996. * @arg @ref RCC_CRS_IT_TRIMOVF Trimming overflow or underflow interrupt
  997. * @arg @ref RCC_CRS_IT_SYNCERR SYNC error interrupt
  998. * @arg @ref RCC_CRS_IT_SYNCMISS SYNC missed interrupt
  999. */
  1000. /* CRS IT Error Mask */
  1001. #define RCC_CRS_IT_ERROR_MASK (RCC_CRS_IT_TRIMOVF | RCC_CRS_IT_SYNCERR | RCC_CRS_IT_SYNCMISS)
  1002. #define __HAL_RCC_CRS_CLEAR_IT(__INTERRUPT__) do { \
  1003. if(((__INTERRUPT__) & RCC_CRS_IT_ERROR_MASK) != 0U) \
  1004. { \
  1005. WRITE_REG(CRS->ICR, CRS_ICR_ERRC | ((__INTERRUPT__) & ~RCC_CRS_IT_ERROR_MASK)); \
  1006. } \
  1007. else \
  1008. { \
  1009. WRITE_REG(CRS->ICR, (__INTERRUPT__)); \
  1010. } \
  1011. } while(0)
  1012. /**
  1013. * @brief Check whether the specified CRS flag is set or not.
  1014. * @param __FLAG__ specifies the flag to check.
  1015. * This parameter can be one of the following values:
  1016. * @arg @ref RCC_CRS_FLAG_SYNCOK SYNC event OK
  1017. * @arg @ref RCC_CRS_FLAG_SYNCWARN SYNC warning
  1018. * @arg @ref RCC_CRS_FLAG_ERR Error
  1019. * @arg @ref RCC_CRS_FLAG_ESYNC Expected SYNC
  1020. * @arg @ref RCC_CRS_FLAG_TRIMOVF Trimming overflow or underflow
  1021. * @arg @ref RCC_CRS_FLAG_SYNCERR SYNC error
  1022. * @arg @ref RCC_CRS_FLAG_SYNCMISS SYNC missed
  1023. * @retval The new state of _FLAG_ (TRUE or FALSE).
  1024. */
  1025. #define __HAL_RCC_CRS_GET_FLAG(__FLAG__) (READ_BIT(CRS->ISR, (__FLAG__)) == (__FLAG__))
  1026. /**
  1027. * @brief Clear the CRS specified FLAG.
  1028. * @param __FLAG__ specifies the flag to clear.
  1029. * This parameter can be one of the following values:
  1030. * @arg @ref RCC_CRS_FLAG_SYNCOK SYNC event OK
  1031. * @arg @ref RCC_CRS_FLAG_SYNCWARN SYNC warning
  1032. * @arg @ref RCC_CRS_FLAG_ERR Error
  1033. * @arg @ref RCC_CRS_FLAG_ESYNC Expected SYNC
  1034. * @arg @ref RCC_CRS_FLAG_TRIMOVF Trimming overflow or underflow
  1035. * @arg @ref RCC_CRS_FLAG_SYNCERR SYNC error
  1036. * @arg @ref RCC_CRS_FLAG_SYNCMISS SYNC missed
  1037. * @note RCC_CRS_FLAG_ERR clears RCC_CRS_FLAG_TRIMOVF, RCC_CRS_FLAG_SYNCERR, RCC_CRS_FLAG_SYNCMISS and consequently RCC_CRS_FLAG_ERR
  1038. * @retval None
  1039. */
  1040. /* CRS Flag Error Mask */
  1041. #define RCC_CRS_FLAG_ERROR_MASK (RCC_CRS_FLAG_TRIMOVF | RCC_CRS_FLAG_SYNCERR | RCC_CRS_FLAG_SYNCMISS)
  1042. #define __HAL_RCC_CRS_CLEAR_FLAG(__FLAG__) do { \
  1043. if(((__FLAG__) & RCC_CRS_FLAG_ERROR_MASK) != 0U) \
  1044. { \
  1045. WRITE_REG(CRS->ICR, CRS_ICR_ERRC | ((__FLAG__) & ~RCC_CRS_FLAG_ERROR_MASK)); \
  1046. } \
  1047. else \
  1048. { \
  1049. WRITE_REG(CRS->ICR, (__FLAG__)); \
  1050. } \
  1051. } while(0)
  1052. /**
  1053. * @}
  1054. */
  1055. /** @defgroup RCCEx_CRS_Extended_Features RCCEx CRS Extended Features
  1056. * @{
  1057. */
  1058. /**
  1059. * @brief Enable the oscillator clock for frequency error counter.
  1060. * @note when the CEN bit is set the CRS_CFGR register becomes write-protected.
  1061. * @retval None
  1062. */
  1063. #define __HAL_RCC_CRS_FREQ_ERROR_COUNTER_ENABLE() SET_BIT(CRS->CR, CRS_CR_CEN)
  1064. /**
  1065. * @brief Disable the oscillator clock for frequency error counter.
  1066. * @retval None
  1067. */
  1068. #define __HAL_RCC_CRS_FREQ_ERROR_COUNTER_DISABLE() CLEAR_BIT(CRS->CR, CRS_CR_CEN)
  1069. /**
  1070. * @brief Enable the automatic hardware adjustment of TRIM bits.
  1071. * @note When the AUTOTRIMEN bit is set the CRS_CFGR register becomes write-protected.
  1072. * @retval None
  1073. */
  1074. #define __HAL_RCC_CRS_AUTOMATIC_CALIB_ENABLE() SET_BIT(CRS->CR, CRS_CR_AUTOTRIMEN)
  1075. /**
  1076. * @brief Enable or disable the automatic hardware adjustment of TRIM bits.
  1077. * @retval None
  1078. */
  1079. #define __HAL_RCC_CRS_AUTOMATIC_CALIB_DISABLE() CLEAR_BIT(CRS->CR, CRS_CR_AUTOTRIMEN)
  1080. /**
  1081. * @brief Macro to calculate reload value to be set in CRS register according to target and sync frequencies
  1082. * @note The RELOAD value should be selected according to the ratio between the target frequency and the frequency
  1083. * of the synchronization source after prescaling. It is then decreased by one in order to
  1084. * reach the expected synchronization on the zero value. The formula is the following:
  1085. * RELOAD = (fTARGET / fSYNC) -1
  1086. * @param __FTARGET__ Target frequency (value in Hz)
  1087. * @param __FSYNC__ Synchronization signal frequency (value in Hz)
  1088. * @retval None
  1089. */
  1090. #define __HAL_RCC_CRS_RELOADVALUE_CALCULATE(__FTARGET__, __FSYNC__) (((__FTARGET__) / (__FSYNC__)) - 1U)
  1091. /**
  1092. * @}
  1093. */
  1094. /**
  1095. * @}
  1096. */
  1097. /* Exported functions --------------------------------------------------------*/
  1098. /** @addtogroup RCCEx_Exported_Functions
  1099. * @{
  1100. */
  1101. /** @addtogroup RCCEx_Exported_Functions_Group1
  1102. * @{
  1103. */
  1104. HAL_StatusTypeDef HAL_RCCEx_PeriphCLKConfig(RCC_PeriphCLKInitTypeDef *PeriphClkInit);
  1105. void HAL_RCCEx_GetPeriphCLKConfig(RCC_PeriphCLKInitTypeDef *PeriphClkInit);
  1106. uint32_t HAL_RCCEx_GetPeriphCLKFreq(uint32_t PeriphClk);
  1107. /**
  1108. * @}
  1109. */
  1110. /** @addtogroup RCCEx_Exported_Functions_Group2
  1111. * @{
  1112. */
  1113. void HAL_RCCEx_EnableLSECSS(void);
  1114. void HAL_RCCEx_DisableLSECSS(void);
  1115. void HAL_RCCEx_EnableLSECSS_IT(void);
  1116. void HAL_RCCEx_LSECSS_IRQHandler(void);
  1117. void HAL_RCCEx_LSECSS_Callback(void);
  1118. void HAL_RCCEx_EnableLSCO(uint32_t LSCOSource);
  1119. void HAL_RCCEx_DisableLSCO(void);
  1120. /**
  1121. * @}
  1122. */
  1123. /** @addtogroup RCCEx_Exported_Functions_Group3
  1124. * @{
  1125. */
  1126. void HAL_RCCEx_CRSConfig(RCC_CRSInitTypeDef *pInit);
  1127. void HAL_RCCEx_CRSSoftwareSynchronizationGenerate(void);
  1128. void HAL_RCCEx_CRSGetSynchronizationInfo(RCC_CRSSynchroInfoTypeDef *pSynchroInfo);
  1129. uint32_t HAL_RCCEx_CRSWaitSynchronization(uint32_t Timeout);
  1130. void HAL_RCCEx_CRS_IRQHandler(void);
  1131. void HAL_RCCEx_CRS_SyncOkCallback(void);
  1132. void HAL_RCCEx_CRS_SyncWarnCallback(void);
  1133. void HAL_RCCEx_CRS_ExpectedSyncCallback(void);
  1134. void HAL_RCCEx_CRS_ErrorCallback(uint32_t Error);
  1135. /**
  1136. * @}
  1137. */
  1138. /**
  1139. * @}
  1140. */
  1141. /* Private macros ------------------------------------------------------------*/
  1142. /** @addtogroup RCCEx_Private_Macros
  1143. * @{
  1144. */
  1145. #define IS_RCC_LSCOSOURCE(__SOURCE__) (((__SOURCE__) == RCC_LSCOSOURCE_LSI) || \
  1146. ((__SOURCE__) == RCC_LSCOSOURCE_LSE))
  1147. #if defined(STM32G474xx) || defined(STM32G484xx)
  1148. #define IS_RCC_PERIPHCLOCK(__SELECTION__) \
  1149. ((((__SELECTION__) & RCC_PERIPHCLK_USART1) == RCC_PERIPHCLK_USART1) || \
  1150. (((__SELECTION__) & RCC_PERIPHCLK_USART2) == RCC_PERIPHCLK_USART2) || \
  1151. (((__SELECTION__) & RCC_PERIPHCLK_USART3) == RCC_PERIPHCLK_USART3) || \
  1152. (((__SELECTION__) & RCC_PERIPHCLK_UART4) == RCC_PERIPHCLK_UART4) || \
  1153. (((__SELECTION__) & RCC_PERIPHCLK_UART5) == RCC_PERIPHCLK_UART5) || \
  1154. (((__SELECTION__) & RCC_PERIPHCLK_LPUART1) == RCC_PERIPHCLK_LPUART1) || \
  1155. (((__SELECTION__) & RCC_PERIPHCLK_I2C1) == RCC_PERIPHCLK_I2C1) || \
  1156. (((__SELECTION__) & RCC_PERIPHCLK_I2C2) == RCC_PERIPHCLK_I2C2) || \
  1157. (((__SELECTION__) & RCC_PERIPHCLK_I2C3) == RCC_PERIPHCLK_I2C3) || \
  1158. (((__SELECTION__) & RCC_PERIPHCLK_I2C4) == RCC_PERIPHCLK_I2C4) || \
  1159. (((__SELECTION__) & RCC_PERIPHCLK_LPTIM1) == RCC_PERIPHCLK_LPTIM1) || \
  1160. (((__SELECTION__) & RCC_PERIPHCLK_SAI1) == RCC_PERIPHCLK_SAI1) || \
  1161. (((__SELECTION__) & RCC_PERIPHCLK_I2S) == RCC_PERIPHCLK_I2S) || \
  1162. (((__SELECTION__) & RCC_PERIPHCLK_FDCAN) == RCC_PERIPHCLK_FDCAN) || \
  1163. (((__SELECTION__) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB) || \
  1164. (((__SELECTION__) & RCC_PERIPHCLK_RNG) == RCC_PERIPHCLK_RNG) || \
  1165. (((__SELECTION__) & RCC_PERIPHCLK_ADC12) == RCC_PERIPHCLK_ADC12) || \
  1166. (((__SELECTION__) & RCC_PERIPHCLK_ADC345) == RCC_PERIPHCLK_ADC345) || \
  1167. (((__SELECTION__) & RCC_PERIPHCLK_QSPI) == RCC_PERIPHCLK_QSPI) || \
  1168. (((__SELECTION__) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  1169. #elif defined(STM32G491xx) || defined(STM32G4A1xx)
  1170. #define IS_RCC_PERIPHCLOCK(__SELECTION__) \
  1171. ((((__SELECTION__) & RCC_PERIPHCLK_USART1) == RCC_PERIPHCLK_USART1) || \
  1172. (((__SELECTION__) & RCC_PERIPHCLK_USART2) == RCC_PERIPHCLK_USART2) || \
  1173. (((__SELECTION__) & RCC_PERIPHCLK_USART3) == RCC_PERIPHCLK_USART3) || \
  1174. (((__SELECTION__) & RCC_PERIPHCLK_UART4) == RCC_PERIPHCLK_UART4) || \
  1175. (((__SELECTION__) & RCC_PERIPHCLK_UART5) == RCC_PERIPHCLK_UART5) || \
  1176. (((__SELECTION__) & RCC_PERIPHCLK_LPUART1) == RCC_PERIPHCLK_LPUART1) || \
  1177. (((__SELECTION__) & RCC_PERIPHCLK_I2C1) == RCC_PERIPHCLK_I2C1) || \
  1178. (((__SELECTION__) & RCC_PERIPHCLK_I2C2) == RCC_PERIPHCLK_I2C2) || \
  1179. (((__SELECTION__) & RCC_PERIPHCLK_I2C3) == RCC_PERIPHCLK_I2C3) || \
  1180. (((__SELECTION__) & RCC_PERIPHCLK_LPTIM1) == RCC_PERIPHCLK_LPTIM1) || \
  1181. (((__SELECTION__) & RCC_PERIPHCLK_SAI1) == RCC_PERIPHCLK_SAI1) || \
  1182. (((__SELECTION__) & RCC_PERIPHCLK_I2S) == RCC_PERIPHCLK_I2S) || \
  1183. (((__SELECTION__) & RCC_PERIPHCLK_FDCAN) == RCC_PERIPHCLK_FDCAN) || \
  1184. (((__SELECTION__) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB) || \
  1185. (((__SELECTION__) & RCC_PERIPHCLK_RNG) == RCC_PERIPHCLK_RNG) || \
  1186. (((__SELECTION__) & RCC_PERIPHCLK_ADC12) == RCC_PERIPHCLK_ADC12) || \
  1187. (((__SELECTION__) & RCC_PERIPHCLK_ADC345) == RCC_PERIPHCLK_ADC345) || \
  1188. (((__SELECTION__) & RCC_PERIPHCLK_QSPI) == RCC_PERIPHCLK_QSPI) || \
  1189. (((__SELECTION__) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  1190. #elif defined(STM32G473xx) || defined(STM32G483xx)
  1191. #define IS_RCC_PERIPHCLOCK(__SELECTION__) \
  1192. ((((__SELECTION__) & RCC_PERIPHCLK_USART1) == RCC_PERIPHCLK_USART1) || \
  1193. (((__SELECTION__) & RCC_PERIPHCLK_USART2) == RCC_PERIPHCLK_USART2) || \
  1194. (((__SELECTION__) & RCC_PERIPHCLK_USART3) == RCC_PERIPHCLK_USART3) || \
  1195. (((__SELECTION__) & RCC_PERIPHCLK_UART4) == RCC_PERIPHCLK_UART4) || \
  1196. (((__SELECTION__) & RCC_PERIPHCLK_UART5) == RCC_PERIPHCLK_UART5) || \
  1197. (((__SELECTION__) & RCC_PERIPHCLK_LPUART1) == RCC_PERIPHCLK_LPUART1) || \
  1198. (((__SELECTION__) & RCC_PERIPHCLK_I2C1) == RCC_PERIPHCLK_I2C1) || \
  1199. (((__SELECTION__) & RCC_PERIPHCLK_I2C2) == RCC_PERIPHCLK_I2C2) || \
  1200. (((__SELECTION__) & RCC_PERIPHCLK_I2C3) == RCC_PERIPHCLK_I2C3) || \
  1201. (((__SELECTION__) & RCC_PERIPHCLK_I2C4) == RCC_PERIPHCLK_I2C4) || \
  1202. (((__SELECTION__) & RCC_PERIPHCLK_LPTIM1) == RCC_PERIPHCLK_LPTIM1) || \
  1203. (((__SELECTION__) & RCC_PERIPHCLK_SAI1) == RCC_PERIPHCLK_SAI1) || \
  1204. (((__SELECTION__) & RCC_PERIPHCLK_I2S) == RCC_PERIPHCLK_I2S) || \
  1205. (((__SELECTION__) & RCC_PERIPHCLK_FDCAN) == RCC_PERIPHCLK_FDCAN) || \
  1206. (((__SELECTION__) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB) || \
  1207. (((__SELECTION__) & RCC_PERIPHCLK_RNG) == RCC_PERIPHCLK_RNG) || \
  1208. (((__SELECTION__) & RCC_PERIPHCLK_ADC12) == RCC_PERIPHCLK_ADC12) || \
  1209. (((__SELECTION__) & RCC_PERIPHCLK_ADC345) == RCC_PERIPHCLK_ADC345) || \
  1210. (((__SELECTION__) & RCC_PERIPHCLK_QSPI) == RCC_PERIPHCLK_QSPI) || \
  1211. (((__SELECTION__) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  1212. #elif defined(STM32G471xx)
  1213. #define IS_RCC_PERIPHCLOCK(__SELECTION__) \
  1214. ((((__SELECTION__) & RCC_PERIPHCLK_USART1) == RCC_PERIPHCLK_USART1) || \
  1215. (((__SELECTION__) & RCC_PERIPHCLK_USART2) == RCC_PERIPHCLK_USART2) || \
  1216. (((__SELECTION__) & RCC_PERIPHCLK_USART3) == RCC_PERIPHCLK_USART3) || \
  1217. (((__SELECTION__) & RCC_PERIPHCLK_UART4) == RCC_PERIPHCLK_UART4) || \
  1218. (((__SELECTION__) & RCC_PERIPHCLK_UART5) == RCC_PERIPHCLK_UART5) || \
  1219. (((__SELECTION__) & RCC_PERIPHCLK_LPUART1) == RCC_PERIPHCLK_LPUART1) || \
  1220. (((__SELECTION__) & RCC_PERIPHCLK_I2C1) == RCC_PERIPHCLK_I2C1) || \
  1221. (((__SELECTION__) & RCC_PERIPHCLK_I2C2) == RCC_PERIPHCLK_I2C2) || \
  1222. (((__SELECTION__) & RCC_PERIPHCLK_I2C3) == RCC_PERIPHCLK_I2C3) || \
  1223. (((__SELECTION__) & RCC_PERIPHCLK_I2C4) == RCC_PERIPHCLK_I2C4) || \
  1224. (((__SELECTION__) & RCC_PERIPHCLK_LPTIM1) == RCC_PERIPHCLK_LPTIM1) || \
  1225. (((__SELECTION__) & RCC_PERIPHCLK_SAI1) == RCC_PERIPHCLK_SAI1) || \
  1226. (((__SELECTION__) & RCC_PERIPHCLK_I2S) == RCC_PERIPHCLK_I2S) || \
  1227. (((__SELECTION__) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB) || \
  1228. (((__SELECTION__) & RCC_PERIPHCLK_RNG) == RCC_PERIPHCLK_RNG) || \
  1229. (((__SELECTION__) & RCC_PERIPHCLK_ADC12) == RCC_PERIPHCLK_ADC12) || \
  1230. (((__SELECTION__) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  1231. #elif defined(STM32G431xx) || defined(STM32G441xx)
  1232. #define IS_RCC_PERIPHCLOCK(__SELECTION__) \
  1233. ((((__SELECTION__) & RCC_PERIPHCLK_USART1) == RCC_PERIPHCLK_USART1) || \
  1234. (((__SELECTION__) & RCC_PERIPHCLK_USART2) == RCC_PERIPHCLK_USART2) || \
  1235. (((__SELECTION__) & RCC_PERIPHCLK_USART3) == RCC_PERIPHCLK_USART3) || \
  1236. (((__SELECTION__) & RCC_PERIPHCLK_UART4) == RCC_PERIPHCLK_UART4) || \
  1237. (((__SELECTION__) & RCC_PERIPHCLK_LPUART1) == RCC_PERIPHCLK_LPUART1) || \
  1238. (((__SELECTION__) & RCC_PERIPHCLK_I2C1) == RCC_PERIPHCLK_I2C1) || \
  1239. (((__SELECTION__) & RCC_PERIPHCLK_I2C2) == RCC_PERIPHCLK_I2C2) || \
  1240. (((__SELECTION__) & RCC_PERIPHCLK_I2C3) == RCC_PERIPHCLK_I2C3) || \
  1241. (((__SELECTION__) & RCC_PERIPHCLK_LPTIM1) == RCC_PERIPHCLK_LPTIM1) || \
  1242. (((__SELECTION__) & RCC_PERIPHCLK_SAI1) == RCC_PERIPHCLK_SAI1) || \
  1243. (((__SELECTION__) & RCC_PERIPHCLK_I2S) == RCC_PERIPHCLK_I2S) || \
  1244. (((__SELECTION__) & RCC_PERIPHCLK_FDCAN) == RCC_PERIPHCLK_FDCAN) || \
  1245. (((__SELECTION__) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB) || \
  1246. (((__SELECTION__) & RCC_PERIPHCLK_RNG) == RCC_PERIPHCLK_RNG) || \
  1247. (((__SELECTION__) & RCC_PERIPHCLK_ADC12) == RCC_PERIPHCLK_ADC12) || \
  1248. (((__SELECTION__) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  1249. #elif defined(STM32G411xB) || defined(STM32G411xC)
  1250. #define IS_RCC_PERIPHCLOCK(__SELECTION__) \
  1251. ((((__SELECTION__) & RCC_PERIPHCLK_USART1) == RCC_PERIPHCLK_USART1) || \
  1252. (((__SELECTION__) & RCC_PERIPHCLK_USART2) == RCC_PERIPHCLK_USART2) || \
  1253. (((__SELECTION__) & RCC_PERIPHCLK_UART4) == RCC_PERIPHCLK_UART4) || \
  1254. (((__SELECTION__) & RCC_PERIPHCLK_LPUART1) == RCC_PERIPHCLK_LPUART1) || \
  1255. (((__SELECTION__) & RCC_PERIPHCLK_I2C1) == RCC_PERIPHCLK_I2C1) || \
  1256. (((__SELECTION__) & RCC_PERIPHCLK_I2C2) == RCC_PERIPHCLK_I2C2) || \
  1257. (((__SELECTION__) & RCC_PERIPHCLK_LPTIM1) == RCC_PERIPHCLK_LPTIM1) || \
  1258. (((__SELECTION__) & RCC_PERIPHCLK_I2S) == RCC_PERIPHCLK_I2S) || \
  1259. (((__SELECTION__) & RCC_PERIPHCLK_FDCAN) == RCC_PERIPHCLK_FDCAN) || \
  1260. (((__SELECTION__) & RCC_PERIPHCLK_RNG) == RCC_PERIPHCLK_RNG) || \
  1261. (((__SELECTION__) & RCC_PERIPHCLK_ADC12) == RCC_PERIPHCLK_ADC12) || \
  1262. (((__SELECTION__) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  1263. #elif defined(STM32G414xx)
  1264. #define IS_RCC_PERIPHCLOCK(__SELECTION__) \
  1265. ((((__SELECTION__) & RCC_PERIPHCLK_USART1) == RCC_PERIPHCLK_USART1) || \
  1266. (((__SELECTION__) & RCC_PERIPHCLK_USART2) == RCC_PERIPHCLK_USART2) || \
  1267. (((__SELECTION__) & RCC_PERIPHCLK_UART4) == RCC_PERIPHCLK_UART4) || \
  1268. (((__SELECTION__) & RCC_PERIPHCLK_UART5) == RCC_PERIPHCLK_UART5) || \
  1269. (((__SELECTION__) & RCC_PERIPHCLK_LPUART1) == RCC_PERIPHCLK_LPUART1) || \
  1270. (((__SELECTION__) & RCC_PERIPHCLK_I2C1) == RCC_PERIPHCLK_I2C1) || \
  1271. (((__SELECTION__) & RCC_PERIPHCLK_I2C2) == RCC_PERIPHCLK_I2C2) || \
  1272. (((__SELECTION__) & RCC_PERIPHCLK_I2C3) == RCC_PERIPHCLK_I2C3) || \
  1273. (((__SELECTION__) & RCC_PERIPHCLK_LPTIM1) == RCC_PERIPHCLK_LPTIM1) || \
  1274. (((__SELECTION__) & RCC_PERIPHCLK_I2S) == RCC_PERIPHCLK_I2S) || \
  1275. (((__SELECTION__) & RCC_PERIPHCLK_FDCAN) == RCC_PERIPHCLK_FDCAN) || \
  1276. (((__SELECTION__) & RCC_PERIPHCLK_RNG) == RCC_PERIPHCLK_RNG) || \
  1277. (((__SELECTION__) & RCC_PERIPHCLK_ADC12) == RCC_PERIPHCLK_ADC12) || \
  1278. (((__SELECTION__) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  1279. #elif defined(STM32GBK1CB)
  1280. #define IS_RCC_PERIPHCLOCK(__SELECTION__) \
  1281. ((((__SELECTION__) & RCC_PERIPHCLK_USART1) == RCC_PERIPHCLK_USART1) || \
  1282. (((__SELECTION__) & RCC_PERIPHCLK_USART2) == RCC_PERIPHCLK_USART2) || \
  1283. (((__SELECTION__) & RCC_PERIPHCLK_USART3) == RCC_PERIPHCLK_USART3) || \
  1284. (((__SELECTION__) & RCC_PERIPHCLK_LPUART1) == RCC_PERIPHCLK_LPUART1) || \
  1285. (((__SELECTION__) & RCC_PERIPHCLK_I2C1) == RCC_PERIPHCLK_I2C1) || \
  1286. (((__SELECTION__) & RCC_PERIPHCLK_I2C2) == RCC_PERIPHCLK_I2C2) || \
  1287. (((__SELECTION__) & RCC_PERIPHCLK_I2C3) == RCC_PERIPHCLK_I2C3) || \
  1288. (((__SELECTION__) & RCC_PERIPHCLK_LPTIM1) == RCC_PERIPHCLK_LPTIM1) || \
  1289. (((__SELECTION__) & RCC_PERIPHCLK_SAI1) == RCC_PERIPHCLK_SAI1) || \
  1290. (((__SELECTION__) & RCC_PERIPHCLK_I2S) == RCC_PERIPHCLK_I2S) || \
  1291. (((__SELECTION__) & RCC_PERIPHCLK_FDCAN) == RCC_PERIPHCLK_FDCAN) || \
  1292. (((__SELECTION__) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB) || \
  1293. (((__SELECTION__) & RCC_PERIPHCLK_RNG) == RCC_PERIPHCLK_RNG) || \
  1294. (((__SELECTION__) & RCC_PERIPHCLK_ADC12) == RCC_PERIPHCLK_ADC12) || \
  1295. (((__SELECTION__) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  1296. #endif /* STM32G474xx || STM32G484xx */
  1297. #define IS_RCC_USART1CLKSOURCE(__SOURCE__) \
  1298. (((__SOURCE__) == RCC_USART1CLKSOURCE_PCLK2) || \
  1299. ((__SOURCE__) == RCC_USART1CLKSOURCE_SYSCLK) || \
  1300. ((__SOURCE__) == RCC_USART1CLKSOURCE_LSE) || \
  1301. ((__SOURCE__) == RCC_USART1CLKSOURCE_HSI))
  1302. #define IS_RCC_USART2CLKSOURCE(__SOURCE__) \
  1303. (((__SOURCE__) == RCC_USART2CLKSOURCE_PCLK1) || \
  1304. ((__SOURCE__) == RCC_USART2CLKSOURCE_SYSCLK) || \
  1305. ((__SOURCE__) == RCC_USART2CLKSOURCE_LSE) || \
  1306. ((__SOURCE__) == RCC_USART2CLKSOURCE_HSI))
  1307. #define IS_RCC_USART3CLKSOURCE(__SOURCE__) \
  1308. (((__SOURCE__) == RCC_USART3CLKSOURCE_PCLK1) || \
  1309. ((__SOURCE__) == RCC_USART3CLKSOURCE_SYSCLK) || \
  1310. ((__SOURCE__) == RCC_USART3CLKSOURCE_LSE) || \
  1311. ((__SOURCE__) == RCC_USART3CLKSOURCE_HSI))
  1312. #if defined(UART4)
  1313. #define IS_RCC_UART4CLKSOURCE(__SOURCE__) \
  1314. (((__SOURCE__) == RCC_UART4CLKSOURCE_PCLK1) || \
  1315. ((__SOURCE__) == RCC_UART4CLKSOURCE_SYSCLK) || \
  1316. ((__SOURCE__) == RCC_UART4CLKSOURCE_LSE) || \
  1317. ((__SOURCE__) == RCC_UART4CLKSOURCE_HSI))
  1318. #endif /* UART4 */
  1319. #if defined(UART5)
  1320. #define IS_RCC_UART5CLKSOURCE(__SOURCE__) \
  1321. (((__SOURCE__) == RCC_UART5CLKSOURCE_PCLK1) || \
  1322. ((__SOURCE__) == RCC_UART5CLKSOURCE_SYSCLK) || \
  1323. ((__SOURCE__) == RCC_UART5CLKSOURCE_LSE) || \
  1324. ((__SOURCE__) == RCC_UART5CLKSOURCE_HSI))
  1325. #endif /* UART5 */
  1326. #define IS_RCC_LPUART1CLKSOURCE(__SOURCE__) \
  1327. (((__SOURCE__) == RCC_LPUART1CLKSOURCE_PCLK1) || \
  1328. ((__SOURCE__) == RCC_LPUART1CLKSOURCE_SYSCLK) || \
  1329. ((__SOURCE__) == RCC_LPUART1CLKSOURCE_LSE) || \
  1330. ((__SOURCE__) == RCC_LPUART1CLKSOURCE_HSI))
  1331. #define IS_RCC_I2C1CLKSOURCE(__SOURCE__) \
  1332. (((__SOURCE__) == RCC_I2C1CLKSOURCE_PCLK1) || \
  1333. ((__SOURCE__) == RCC_I2C1CLKSOURCE_SYSCLK)|| \
  1334. ((__SOURCE__) == RCC_I2C1CLKSOURCE_HSI))
  1335. #define IS_RCC_I2C2CLKSOURCE(__SOURCE__) \
  1336. (((__SOURCE__) == RCC_I2C2CLKSOURCE_PCLK1) || \
  1337. ((__SOURCE__) == RCC_I2C2CLKSOURCE_SYSCLK)|| \
  1338. ((__SOURCE__) == RCC_I2C2CLKSOURCE_HSI))
  1339. #define IS_RCC_I2C3CLKSOURCE(__SOURCE__) \
  1340. (((__SOURCE__) == RCC_I2C3CLKSOURCE_PCLK1) || \
  1341. ((__SOURCE__) == RCC_I2C3CLKSOURCE_SYSCLK)|| \
  1342. ((__SOURCE__) == RCC_I2C3CLKSOURCE_HSI))
  1343. #if defined(I2C4)
  1344. #define IS_RCC_I2C4CLKSOURCE(__SOURCE__) \
  1345. (((__SOURCE__) == RCC_I2C4CLKSOURCE_PCLK1) || \
  1346. ((__SOURCE__) == RCC_I2C4CLKSOURCE_SYSCLK)|| \
  1347. ((__SOURCE__) == RCC_I2C4CLKSOURCE_HSI))
  1348. #endif /* I2C4 */
  1349. #define IS_RCC_LPTIM1CLKSOURCE(__SOURCE__) \
  1350. (((__SOURCE__) == RCC_LPTIM1CLKSOURCE_PCLK1) || \
  1351. ((__SOURCE__) == RCC_LPTIM1CLKSOURCE_LSI) || \
  1352. ((__SOURCE__) == RCC_LPTIM1CLKSOURCE_HSI) || \
  1353. ((__SOURCE__) == RCC_LPTIM1CLKSOURCE_LSE))
  1354. #if defined(SAI1)
  1355. #define IS_RCC_SAI1CLKSOURCE(__SOURCE__) \
  1356. (((__SOURCE__) == RCC_SAI1CLKSOURCE_SYSCLK) || \
  1357. ((__SOURCE__) == RCC_SAI1CLKSOURCE_PLL) || \
  1358. ((__SOURCE__) == RCC_SAI1CLKSOURCE_EXT) || \
  1359. ((__SOURCE__) == RCC_SAI1CLKSOURCE_HSI))
  1360. #endif /* SAI1 */
  1361. #define IS_RCC_I2SCLKSOURCE(__SOURCE__) \
  1362. (((__SOURCE__) == RCC_I2SCLKSOURCE_SYSCLK) || \
  1363. ((__SOURCE__) == RCC_I2SCLKSOURCE_PLL) || \
  1364. ((__SOURCE__) == RCC_I2SCLKSOURCE_EXT) || \
  1365. ((__SOURCE__) == RCC_I2SCLKSOURCE_HSI))
  1366. #if defined(FDCAN1)
  1367. #define IS_RCC_FDCANCLKSOURCE(__SOURCE__) \
  1368. (((__SOURCE__) == RCC_FDCANCLKSOURCE_HSE) || \
  1369. ((__SOURCE__) == RCC_FDCANCLKSOURCE_PLL) || \
  1370. ((__SOURCE__) == RCC_FDCANCLKSOURCE_PCLK1))
  1371. #endif /* FDCAN1 */
  1372. #define IS_RCC_RNGCLKSOURCE(__SOURCE__) \
  1373. (((__SOURCE__) == RCC_RNGCLKSOURCE_HSI48) || \
  1374. ((__SOURCE__) == RCC_RNGCLKSOURCE_PLL))
  1375. #if defined(USB)
  1376. #define IS_RCC_USBCLKSOURCE(__SOURCE__) \
  1377. (((__SOURCE__) == RCC_USBCLKSOURCE_HSI48) || \
  1378. ((__SOURCE__) == RCC_USBCLKSOURCE_PLL))
  1379. #endif /* USB */
  1380. #define IS_RCC_ADC12CLKSOURCE(__SOURCE__) \
  1381. (((__SOURCE__) == RCC_ADC12CLKSOURCE_NONE) || \
  1382. ((__SOURCE__) == RCC_ADC12CLKSOURCE_PLL) || \
  1383. ((__SOURCE__) == RCC_ADC12CLKSOURCE_SYSCLK))
  1384. #if defined(ADC345_COMMON)
  1385. #define IS_RCC_ADC345CLKSOURCE(__SOURCE__) \
  1386. (((__SOURCE__) == RCC_ADC345CLKSOURCE_NONE) || \
  1387. ((__SOURCE__) == RCC_ADC345CLKSOURCE_PLL) || \
  1388. ((__SOURCE__) == RCC_ADC345CLKSOURCE_SYSCLK))
  1389. #endif /* ADC345_COMMON */
  1390. #if defined(QUADSPI)
  1391. #define IS_RCC_QSPICLKSOURCE(__SOURCE__) \
  1392. (((__SOURCE__) == RCC_QSPICLKSOURCE_HSI) || \
  1393. ((__SOURCE__) == RCC_QSPICLKSOURCE_SYSCLK)|| \
  1394. ((__SOURCE__) == RCC_QSPICLKSOURCE_PLL))
  1395. #endif /* QUADSPI */
  1396. #define IS_RCC_CRS_SYNC_SOURCE(__SOURCE__) (((__SOURCE__) == RCC_CRS_SYNC_SOURCE_GPIO) || \
  1397. ((__SOURCE__) == RCC_CRS_SYNC_SOURCE_LSE) || \
  1398. ((__SOURCE__) == RCC_CRS_SYNC_SOURCE_USB))
  1399. #define IS_RCC_CRS_SYNC_DIV(__DIV__) (((__DIV__) == RCC_CRS_SYNC_DIV1) || ((__DIV__) == RCC_CRS_SYNC_DIV2) || \
  1400. ((__DIV__) == RCC_CRS_SYNC_DIV4) || ((__DIV__) == RCC_CRS_SYNC_DIV8) || \
  1401. ((__DIV__) == RCC_CRS_SYNC_DIV16) || ((__DIV__) == RCC_CRS_SYNC_DIV32) || \
  1402. ((__DIV__) == RCC_CRS_SYNC_DIV64) || ((__DIV__) == RCC_CRS_SYNC_DIV128))
  1403. #define IS_RCC_CRS_SYNC_POLARITY(__POLARITY__) (((__POLARITY__) == RCC_CRS_SYNC_POLARITY_RISING) || \
  1404. ((__POLARITY__) == RCC_CRS_SYNC_POLARITY_FALLING))
  1405. #define IS_RCC_CRS_RELOADVALUE(__VALUE__) (((__VALUE__) <= 0xFFFFU))
  1406. #define IS_RCC_CRS_ERRORLIMIT(__VALUE__) (((__VALUE__) <= 0xFFU))
  1407. #define IS_RCC_CRS_HSI48CALIBRATION(__VALUE__) (((__VALUE__) <= 0x3FU))
  1408. #define IS_RCC_CRS_FREQERRORDIR(__DIR__) (((__DIR__) == RCC_CRS_FREQERRORDIR_UP) || \
  1409. ((__DIR__) == RCC_CRS_FREQERRORDIR_DOWN))
  1410. /**
  1411. * @}
  1412. */
  1413. /**
  1414. * @}
  1415. */
  1416. /**
  1417. * @}
  1418. */
  1419. #ifdef __cplusplus
  1420. }
  1421. #endif
  1422. #endif /* STM32G4xx_HAL_RCC_EX_H */