| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809 | /**  ******************************************************************************  * @file    stm32f0xx_hal_dma_ex.h  * @author  MCD Application Team  * @brief   Header file of DMA HAL Extension module.  ******************************************************************************  * @attention  *  * Copyright (c) 2016 STMicroelectronics.  * All rights reserved.  *  * This software is licensed under terms that can be found in the LICENSE file in  * the root directory of this software component.  * If no LICENSE file comes with this software, it is provided AS-IS.  *  ******************************************************************************  *//* Define to prevent recursive inclusion -------------------------------------*/#ifndef __STM32F0xx_HAL_DMA_EX_H#define __STM32F0xx_HAL_DMA_EX_H#ifdef __cplusplusextern "C" {#endif/* Includes ------------------------------------------------------------------*/#include "stm32f0xx_hal_def.h"/** @addtogroup STM32F0xx_HAL_Driver  * @{  *//** @defgroup DMAEx DMAEx  * @brief DMA HAL module driver  * @{  *//* Exported types ------------------------------------------------------------*//* Exported constants --------------------------------------------------------*/#if defined(STM32F091xC) || defined(STM32F098xx) || defined(STM32F030xC)/** @defgroup DMAEx_Exported_Constants DMAEx Exported Constants  * @{  */#define DMA1_CHANNEL1_RMP                                     0x00000000 /*!< Internal define for remapping on STM32F09x/30xC */#define DMA1_CHANNEL2_RMP                                     0x10000000 /*!< Internal define for remapping on STM32F09x/30xC */#define DMA1_CHANNEL3_RMP                                     0x20000000 /*!< Internal define for remapping on STM32F09x/30xC */#define DMA1_CHANNEL4_RMP                                     0x30000000 /*!< Internal define for remapping on STM32F09x/30xC */#define DMA1_CHANNEL5_RMP                                     0x40000000 /*!< Internal define for remapping on STM32F09x/30xC */#if !defined(STM32F030xC)#define DMA1_CHANNEL6_RMP                                     0x50000000 /*!< Internal define for remapping on STM32F09x/30xC */#define DMA1_CHANNEL7_RMP                                     0x60000000 /*!< Internal define for remapping on STM32F09x/30xC */#define DMA2_CHANNEL1_RMP                                     0x00000000 /*!< Internal define for remapping on STM32F09x/30xC */#define DMA2_CHANNEL2_RMP                                     0x10000000 /*!< Internal define for remapping on STM32F09x/30xC */#define DMA2_CHANNEL3_RMP                                     0x20000000 /*!< Internal define for remapping on STM32F09x/30xC */#define DMA2_CHANNEL4_RMP                                     0x30000000 /*!< Internal define for remapping on STM32F09x/30xC */#define DMA2_CHANNEL5_RMP                                     0x40000000 /*!< Internal define for remapping on STM32F09x/30xC */#endif /* !defined(STM32F030xC) *//****************** DMA1 remap bit field definition********************//* DMA1 - Channel 1 */#define HAL_DMA1_CH1_DEFAULT      (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_DEFAULT)       /*!< Default remap position for DMA1 */#define HAL_DMA1_CH1_ADC          (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_CH1_ADC)       /*!< Remap ADC on DMA1 Channel 1*/#define HAL_DMA1_CH1_TIM17_CH1    (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_CH1_TIM17_CH1) /*!< Remap TIM17 channel 1 on DMA1 channel 1 */#define HAL_DMA1_CH1_TIM17_UP     (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_CH1_TIM17_UP)  /*!< Remap TIM17 up on DMA1 channel 1 */#define HAL_DMA1_CH1_USART1_RX    (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_CH1_USART1_RX) /*!< Remap USART1 Rx on DMA1 channel 1 */#define HAL_DMA1_CH1_USART2_RX    (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_CH1_USART2_RX) /*!< Remap USART2 Rx on DMA1 channel 1 */#define HAL_DMA1_CH1_USART3_RX    (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_CH1_USART3_RX) /*!< Remap USART3 Rx on DMA1 channel 1 */#define HAL_DMA1_CH1_USART4_RX    (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_CH1_USART4_RX) /*!< Remap USART4 Rx on DMA1 channel 1 */#define HAL_DMA1_CH1_USART5_RX    (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_CH1_USART5_RX) /*!< Remap USART5 Rx on DMA1 channel 1 */#define HAL_DMA1_CH1_USART6_RX    (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_CH1_USART6_RX) /*!< Remap USART6 Rx on DMA1 channel 1 */#if !defined(STM32F030xC)#define HAL_DMA1_CH1_USART7_RX    (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_CH1_USART7_RX) /*!< Remap USART7 Rx on DMA1 channel 1 */#define HAL_DMA1_CH1_USART8_RX    (uint32_t) (DMA1_CHANNEL1_RMP | DMA1_CSELR_CH1_USART8_RX) /*!< Remap USART8 Rx on DMA1 channel 1 */#endif /* !defined(STM32F030xC) *//* DMA1 - Channel 2 */#define HAL_DMA1_CH2_DEFAULT      (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_DEFAULT)       /*!< Default remap position for DMA1 */#define HAL_DMA1_CH2_ADC          (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_ADC)       /*!< Remap ADC on DMA1 channel 2 */#define HAL_DMA1_CH2_I2C1_TX      (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_I2C1_TX)   /*!< Remap I2C1 Tx on DMA1 channel 2 */#define HAL_DMA1_CH2_SPI1_RX      (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_SPI1_RX)   /*!< Remap SPI1 Rx on DMA1 channel 2 */#define HAL_DMA1_CH2_TIM1_CH1     (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_TIM1_CH1)  /*!< Remap TIM1 channel 1 on DMA1 channel 2 */#define HAL_DMA1_CH2_TIM17_CH1    (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_TIM17_CH1) /*!< Remap TIM17 channel 1 on DMA1 channel 2 */#define HAL_DMA1_CH2_TIM17_UP     (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_TIM17_UP)  /*!< Remap TIM17 up on DMA1 channel 2 */#define HAL_DMA1_CH2_USART1_TX    (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_USART1_TX) /*!< Remap USART1 Tx on DMA1 channel 2 */#define HAL_DMA1_CH2_USART2_TX    (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_USART2_TX) /*!< Remap USART2 Tx on DMA1 channel 2 */#define HAL_DMA1_CH2_USART3_TX    (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_USART3_TX) /*!< Remap USART3 Tx on DMA1 channel 2 */#define HAL_DMA1_CH2_USART4_TX    (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_USART4_TX) /*!< Remap USART4 Tx on DMA1 channel 2 */#define HAL_DMA1_CH2_USART5_TX    (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_USART5_TX) /*!< Remap USART5 Tx on DMA1 channel 2 */#define HAL_DMA1_CH2_USART6_TX    (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_USART6_TX) /*!< Remap USART6 Tx on DMA1 channel 2 */#if !defined(STM32F030xC)#define HAL_DMA1_CH2_USART7_TX    (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_USART7_TX) /*!< Remap USART7 Tx on DMA1 channel 2 */#define HAL_DMA1_CH2_USART8_TX    (uint32_t) (DMA1_CHANNEL2_RMP | DMA1_CSELR_CH2_USART8_TX) /*!< Remap USART8 Tx on DMA1 channel 2 */#endif /* !defined(STM32F030xC) *//* DMA1 - Channel 3 */#define HAL_DMA1_CH3_DEFAULT      (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_DEFAULT)       /*!< Default remap position for DMA1 */#define HAL_DMA1_CH3_TIM6_UP      (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_TIM6_UP)   /*!< Remap TIM6 up on DMA1 channel 3 */#if !defined(STM32F030xC)#define HAL_DMA1_CH3_DAC_CH1      (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_DAC_CH1)   /*!< Remap DAC Channel 1on DMA1 channel 3 */#endif /* !defined(STM32F030xC) */#define HAL_DMA1_CH3_I2C1_RX      (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_I2C1_RX)   /*!< Remap I2C1 Rx on DMA1 channel 3 */#define HAL_DMA1_CH3_SPI1_TX      (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_SPI1_TX)   /*!< Remap SPI1 Tx on DMA1 channel 3 */#define HAL_DMA1_CH3_TIM1_CH2     (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_TIM1_CH2)  /*!< Remap TIM1 channel 2 on DMA1 channel 3 */#if !defined(STM32F030xC)#define HAL_DMA1_CH3_TIM2_CH2     (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_TIM2_CH2)  /*!< Remap TIM2 channel 2 on DMA1 channel 3 */#endif /* !defined(STM32F030xC) */#define HAL_DMA1_CH3_TIM16_CH1    (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_TIM16_CH1) /*!< Remap TIM16 channel 1 on DMA1 channel 3 */#define HAL_DMA1_CH3_TIM16_UP     (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_TIM16_UP)  /*!< Remap TIM16 up on DMA1 channel 3 */#define HAL_DMA1_CH3_USART1_RX    (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_USART1_RX) /*!< Remap USART1 Rx on DMA1 channel 3 */#define HAL_DMA1_CH3_USART2_RX    (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_USART2_RX) /*!< Remap USART2 Rx on DMA1 channel 3 */#define HAL_DMA1_CH3_USART3_RX    (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_USART3_RX) /*!< Remap USART3 Rx on DMA1 channel 3 */#define HAL_DMA1_CH3_USART4_RX    (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_USART4_RX) /*!< Remap USART4 Rx on DMA1 channel 3 */#define HAL_DMA1_CH3_USART5_RX    (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_USART5_RX) /*!< Remap USART5 Rx on DMA1 channel 3 */#define HAL_DMA1_CH3_USART6_RX    (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_USART6_RX) /*!< Remap USART6 Rx on DMA1 channel 3 */#if !defined(STM32F030xC)#define HAL_DMA1_CH3_USART7_RX    (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_USART7_RX) /*!< Remap USART7 Rx on DMA1 channel 3 */#define HAL_DMA1_CH3_USART8_RX    (uint32_t) (DMA1_CHANNEL3_RMP | DMA1_CSELR_CH3_USART8_RX) /*!< Remap USART8 Rx on DMA1 channel 3 */#endif /* !defined(STM32F030xC) *//* DMA1 - Channel 4 */#define HAL_DMA1_CH4_DEFAULT      (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_DEFAULT)       /*!< Default remap position for DMA1 */#define HAL_DMA1_CH4_TIM7_UP      (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_TIM7_UP)   /*!< Remap TIM7 up on DMA1 channel 4 */#if !defined(STM32F030xC)#define HAL_DMA1_CH4_DAC_CH2      (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_DAC_CH2)   /*!< Remap DAC Channel 2 on DMA1 channel 4 */#endif /* !defined(STM32F030xC) */#define HAL_DMA1_CH4_I2C2_TX      (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_I2C2_TX)   /*!< Remap I2C2 Tx on DMA1 channel 4 */#define HAL_DMA1_CH4_SPI2_RX      (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_SPI2_RX)   /*!< Remap SPI2 Rx on DMA1 channel 4 */#if !defined(STM32F030xC)#define HAL_DMA1_CH4_TIM2_CH4     (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_TIM2_CH4)  /*!< Remap TIM2 channel 4 on DMA1 channel 4 */#endif /* !defined(STM32F030xC) */#define HAL_DMA1_CH4_TIM3_CH1     (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_TIM3_CH1)  /*!< Remap TIM3 channel 1 on DMA1 channel 4 */#define HAL_DMA1_CH4_TIM3_TRIG    (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_TIM3_TRIG) /*!< Remap TIM3 Trig on DMA1 channel 4 */#define HAL_DMA1_CH4_TIM16_CH1    (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_TIM16_CH1) /*!< Remap TIM16 channel 1 on DMA1 channel 4 */#define HAL_DMA1_CH4_TIM16_UP     (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_TIM16_UP)  /*!< Remap TIM16 up on DMA1 channel 4 */#define HAL_DMA1_CH4_USART1_TX    (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_USART1_TX) /*!< Remap USART1 Tx on DMA1 channel 4 */#define HAL_DMA1_CH4_USART2_TX    (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_USART2_TX) /*!< Remap USART2 Tx on DMA1 channel 4 */#define HAL_DMA1_CH4_USART3_TX    (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_USART3_TX) /*!< Remap USART3 Tx on DMA1 channel 4 */#define HAL_DMA1_CH4_USART4_TX    (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_USART4_TX) /*!< Remap USART4 Tx on DMA1 channel 4 */#define HAL_DMA1_CH4_USART5_TX    (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_USART5_TX) /*!< Remap USART5 Tx on DMA1 channel 4 */#define HAL_DMA1_CH4_USART6_TX    (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_USART6_TX) /*!< Remap USART6 Tx on DMA1 channel 4 */#if !defined(STM32F030xC)#define HAL_DMA1_CH4_USART7_TX    (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_USART7_TX) /*!< Remap USART7 Tx on DMA1 channel 4 */#define HAL_DMA1_CH4_USART8_TX    (uint32_t) (DMA1_CHANNEL4_RMP | DMA1_CSELR_CH4_USART8_TX) /*!< Remap USART8 Tx on DMA1 channel 4 */#endif /* !defined(STM32F030xC) *//* DMA1 - Channel 5 */#define HAL_DMA1_CH5_DEFAULT      (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_DEFAULT)       /*!< Default remap position for DMA1 */#define HAL_DMA1_CH5_I2C2_RX      (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_CH5_I2C2_RX)   /*!< Remap I2C2 Rx on DMA1 channel 5 */#define HAL_DMA1_CH5_SPI2_TX      (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_CH5_SPI2_TX)   /*!< Remap SPI1 Tx on DMA1 channel 5 */#define HAL_DMA1_CH5_TIM1_CH3     (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_CH5_TIM1_CH3)  /*!< Remap TIM1 channel 3 on DMA1 channel 5 */#define HAL_DMA1_CH5_USART1_RX    (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_CH5_USART1_RX) /*!< Remap USART1 Rx on DMA1 channel 5 */#define HAL_DMA1_CH5_USART2_RX    (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_CH5_USART2_RX) /*!< Remap USART2 Rx on DMA1 channel 5 */#define HAL_DMA1_CH5_USART3_RX    (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_CH5_USART3_RX) /*!< Remap USART3 Rx on DMA1 channel 5 */#define HAL_DMA1_CH5_USART4_RX    (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_CH5_USART4_RX) /*!< Remap USART4 Rx on DMA1 channel 5 */#define HAL_DMA1_CH5_USART5_RX    (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_CH5_USART5_RX) /*!< Remap USART5 Rx on DMA1 channel 5 */#define HAL_DMA1_CH5_USART6_RX    (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_CH5_USART6_RX) /*!< Remap USART6 Rx on DMA1 channel 5 */#if !defined(STM32F030xC)#define HAL_DMA1_CH5_USART7_RX    (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_CH5_USART7_RX) /*!< Remap USART7 Rx on DMA1 channel 5 */#define HAL_DMA1_CH5_USART8_RX    (uint32_t) (DMA1_CHANNEL5_RMP | DMA1_CSELR_CH5_USART8_RX) /*!< Remap USART8 Rx on DMA1 channel 5 */#endif /* !defined(STM32F030xC) */#if !defined(STM32F030xC)/* DMA1 - Channel 6 */#define HAL_DMA1_CH6_DEFAULT      (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_DEFAULT)       /*!< Default remap position for DMA1 */#define HAL_DMA1_CH6_I2C1_TX      (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_I2C1_TX)   /*!< Remap I2C1 Tx on DMA1 channel 6 */#define HAL_DMA1_CH6_SPI2_RX      (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_SPI2_RX)   /*!< Remap SPI2 Rx on DMA1 channel 6 */#define HAL_DMA1_CH6_TIM1_CH1     (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_TIM1_CH1)  /*!< Remap TIM1 channel 1 on DMA1 channel 6 */#define HAL_DMA1_CH6_TIM1_CH2     (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_TIM1_CH2)  /*!< Remap TIM1 channel 2 on DMA1 channel 6 */#define HAL_DMA1_CH6_TIM1_CH3     (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_TIM1_CH3)  /*!< Remap TIM1 channel 3 on DMA1 channel 6 */#define HAL_DMA1_CH6_TIM3_CH1     (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_TIM3_CH1)  /*!< Remap TIM3 channel 1 on DMA1 channel 6 */#define HAL_DMA1_CH6_TIM3_TRIG    (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_TIM3_TRIG) /*!< Remap TIM3 Trig on DMA1 channel 6 */#define HAL_DMA1_CH6_TIM16_CH1    (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_TIM16_CH1) /*!< Remap TIM16 channel 1 on DMA1 channel 6 */#define HAL_DMA1_CH6_TIM16_UP     (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_TIM16_UP)  /*!< Remap TIM16 up on DMA1 channel 6 */#define HAL_DMA1_CH6_USART1_RX    (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_USART1_RX) /*!< Remap USART1 Rx on DMA1 channel 6 */#define HAL_DMA1_CH6_USART2_RX    (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_USART2_RX) /*!< Remap USART2 Rx on DMA1 channel 6 */#define HAL_DMA1_CH6_USART3_RX    (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_USART3_RX) /*!< Remap USART3 Rx on DMA1 channel 6 */#define HAL_DMA1_CH6_USART4_RX    (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_USART4_RX) /*!< Remap USART4 Rx on DMA1 channel 6 */#define HAL_DMA1_CH6_USART5_RX    (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_USART5_RX) /*!< Remap USART5 Rx on DMA1 channel 6 */#define HAL_DMA1_CH6_USART6_RX    (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_USART6_RX) /*!< Remap USART6 Rx on DMA1 channel 6 */#define HAL_DMA1_CH6_USART7_RX    (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_USART7_RX) /*!< Remap USART7 Rx on DMA1 channel 6 */#define HAL_DMA1_CH6_USART8_RX    (uint32_t) (DMA1_CHANNEL6_RMP | DMA1_CSELR_CH6_USART8_RX) /*!< Remap USART8 Rx on DMA1 channel 6 *//* DMA1 - Channel 7 */#define HAL_DMA1_CH7_DEFAULT      (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_DEFAULT)       /*!< Default remap position for DMA1 */#define HAL_DMA1_CH7_I2C1_RX      (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_I2C1_RX)   /*!< Remap I2C1 Rx on DMA1 channel 7 */#define HAL_DMA1_CH7_SPI2_TX      (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_SPI2_TX)   /*!< Remap SPI2 Tx on DMA1 channel 7 */#define HAL_DMA1_CH7_TIM2_CH2     (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_TIM2_CH2)  /*!< Remap TIM2 channel 2 on DMA1 channel 7 */#define HAL_DMA1_CH7_TIM2_CH4     (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_TIM2_CH4)  /*!< Remap TIM2 channel 4 on DMA1 channel 7 */#define HAL_DMA1_CH7_TIM17_CH1    (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_TIM17_CH1) /*!< Remap TIM17 channel 1 on DMA1 channel 7 */#define HAL_DMA1_CH7_TIM17_UP     (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_TIM17_UP)  /*!< Remap TIM17 up on DMA1 channel 7 */#define HAL_DMA1_CH7_USART1_TX    (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_USART1_TX) /*!< Remap USART1 Tx on DMA1 channel 7 */#define HAL_DMA1_CH7_USART2_TX    (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_USART2_TX) /*!< Remap USART2 Tx on DMA1 channel 7 */#define HAL_DMA1_CH7_USART3_TX    (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_USART3_TX) /*!< Remap USART3 Tx on DMA1 channel 7 */#define HAL_DMA1_CH7_USART4_TX    (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_USART4_TX) /*!< Remap USART4 Tx on DMA1 channel 7 */#define HAL_DMA1_CH7_USART5_TX    (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_USART5_TX) /*!< Remap USART5 Tx on DMA1 channel 7 */#define HAL_DMA1_CH7_USART6_TX    (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_USART6_TX) /*!< Remap USART6 Tx on DMA1 channel 7 */#define HAL_DMA1_CH7_USART7_TX    (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_USART7_TX) /*!< Remap USART7 Tx on DMA1 channel 7 */#define HAL_DMA1_CH7_USART8_TX    (uint32_t) (DMA1_CHANNEL7_RMP | DMA1_CSELR_CH7_USART8_TX) /*!< Remap USART8 Tx on DMA1 channel 7 *//****************** DMA2 remap bit field definition********************//* DMA2 - Channel 1 */#define HAL_DMA2_CH1_DEFAULT      (uint32_t) (DMA2_CHANNEL1_RMP | DMA2_CSELR_DEFAULT)       /*!< Default remap position for DMA2 */#define HAL_DMA2_CH1_I2C2_TX      (uint32_t) (DMA2_CHANNEL1_RMP | DMA2_CSELR_CH1_I2C2_TX)   /*!< Remap I2C2 TX on DMA2 channel 1 */#define HAL_DMA2_CH1_USART1_TX    (uint32_t) (DMA2_CHANNEL1_RMP | DMA2_CSELR_CH1_USART1_TX) /*!< Remap USART1 Tx on DMA2 channel 1 */#define HAL_DMA2_CH1_USART2_TX    (uint32_t) (DMA2_CHANNEL1_RMP | DMA2_CSELR_CH1_USART2_TX) /*!< Remap USART2 Tx on DMA2 channel 1 */#define HAL_DMA2_CH1_USART3_TX    (uint32_t) (DMA2_CHANNEL1_RMP | DMA2_CSELR_CH1_USART3_TX) /*!< Remap USART3 Tx on DMA2 channel 1 */#define HAL_DMA2_CH1_USART4_TX    (uint32_t) (DMA2_CHANNEL1_RMP | DMA2_CSELR_CH1_USART4_TX) /*!< Remap USART4 Tx on DMA2 channel 1 */#define HAL_DMA2_CH1_USART5_TX    (uint32_t) (DMA2_CHANNEL1_RMP | DMA2_CSELR_CH1_USART5_TX) /*!< Remap USART5 Tx on DMA2 channel 1 */#define HAL_DMA2_CH1_USART6_TX    (uint32_t) (DMA2_CHANNEL1_RMP | DMA2_CSELR_CH1_USART6_TX) /*!< Remap USART6 Tx on DMA2 channel 1 */#define HAL_DMA2_CH1_USART7_TX    (uint32_t) (DMA2_CHANNEL1_RMP | DMA2_CSELR_CH1_USART7_TX) /*!< Remap USART7 Tx on DMA2 channel 1 */#define HAL_DMA2_CH1_USART8_TX    (uint32_t) (DMA2_CHANNEL1_RMP | DMA2_CSELR_CH1_USART8_TX) /*!< Remap USART8 Tx on DMA2 channel 1 *//* DMA2 - Channel 2 */#define HAL_DMA2_CH2_DEFAULT      (uint32_t) (DMA2_CHANNEL2_RMP | DMA2_CSELR_DEFAULT)       /*!< Default remap position for DMA2 */#define HAL_DMA2_CH2_I2C2_RX      (uint32_t) (DMA2_CHANNEL2_RMP | DMA2_CSELR_CH2_I2C2_RX)   /*!< Remap I2C2 Rx on DMA2 channel 2 */#define HAL_DMA2_CH2_USART1_RX    (uint32_t) (DMA2_CHANNEL2_RMP | DMA2_CSELR_CH2_USART1_RX) /*!< Remap USART1 Rx on DMA2 channel 2 */#define HAL_DMA2_CH2_USART2_RX    (uint32_t) (DMA2_CHANNEL2_RMP | DMA2_CSELR_CH2_USART2_RX) /*!< Remap USART2 Rx on DMA2 channel 2 */#define HAL_DMA2_CH2_USART3_RX    (uint32_t) (DMA2_CHANNEL2_RMP | DMA2_CSELR_CH2_USART3_RX) /*!< Remap USART3 Rx on DMA2 channel 2 */#define HAL_DMA2_CH2_USART4_RX    (uint32_t) (DMA2_CHANNEL2_RMP | DMA2_CSELR_CH2_USART4_RX) /*!< Remap USART4 Rx on DMA2 channel 2 */#define HAL_DMA2_CH2_USART5_RX    (uint32_t) (DMA2_CHANNEL2_RMP | DMA2_CSELR_CH2_USART5_RX) /*!< Remap USART5 Rx on DMA2 channel 2 */#define HAL_DMA2_CH2_USART6_RX    (uint32_t) (DMA2_CHANNEL2_RMP | DMA2_CSELR_CH2_USART6_RX) /*!< Remap USART6 Rx on DMA2 channel 2 */#define HAL_DMA2_CH2_USART7_RX    (uint32_t) (DMA2_CHANNEL2_RMP | DMA2_CSELR_CH2_USART7_RX) /*!< Remap USART7 Rx on DMA2 channel 2 */#define HAL_DMA2_CH2_USART8_RX    (uint32_t) (DMA2_CHANNEL2_RMP | DMA2_CSELR_CH2_USART8_RX) /*!< Remap USART8 Rx on DMA2 channel 2 *//* DMA2 - Channel 3 */#define HAL_DMA2_CH3_DEFAULT      (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_DEFAULT)       /*!< Default remap position for DMA2 */#define HAL_DMA2_CH3_TIM6_UP      (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_CH3_TIM6_UP)   /*!< Remap TIM6 up on DMA2 channel 3 */#define HAL_DMA2_CH3_DAC_CH1      (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_CH3_DAC_CH1)   /*!< Remap DAC channel 1 on DMA2 channel 3 */#define HAL_DMA2_CH3_SPI1_RX      (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_CH3_SPI1_RX)   /*!< Remap SPI1 Rx on DMA2 channel 3 */#define HAL_DMA2_CH3_USART1_RX    (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_CH3_USART1_RX) /*!< Remap USART1 Rx on DMA2 channel 3 */#define HAL_DMA2_CH3_USART2_RX    (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_CH3_USART2_RX) /*!< Remap USART2 Rx on DMA2 channel 3 */#define HAL_DMA2_CH3_USART3_RX    (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_CH3_USART3_RX) /*!< Remap USART3 Rx on DMA2 channel 3 */#define HAL_DMA2_CH3_USART4_RX    (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_CH3_USART4_RX) /*!< Remap USART4 Rx on DMA2 channel 3 */#define HAL_DMA2_CH3_USART5_RX    (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_CH3_USART5_RX) /*!< Remap USART5 Rx on DMA2 channel 3 */#define HAL_DMA2_CH3_USART6_RX    (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_CH3_USART6_RX) /*!< Remap USART6 Rx on DMA2 channel 3 */#define HAL_DMA2_CH3_USART7_RX    (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_CH3_USART7_RX) /*!< Remap USART7 Rx on DMA2 channel 3 */#define HAL_DMA2_CH3_USART8_RX    (uint32_t) (DMA2_CHANNEL3_RMP | DMA2_CSELR_CH3_USART8_RX) /*!< Remap USART8 Rx on DMA2 channel 3 *//* DMA2 - Channel 4 */#define HAL_DMA2_CH4_DEFAULT      (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_DEFAULT)       /*!< Default remap position for DMA2 */#define HAL_DMA2_CH4_TIM7_UP      (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_CH4_TIM7_UP)   /*!< Remap TIM7 up on DMA2 channel 4 */#define HAL_DMA2_CH4_DAC_CH2      (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_CH4_DAC_CH2)   /*!< Remap DAC channel 2 on DMA2 channel 4 */#define HAL_DMA2_CH4_SPI1_TX      (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_CH4_SPI1_TX)   /*!< Remap SPI1 Tx on DMA2 channel 4 */#define HAL_DMA2_CH4_USART1_TX    (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_CH4_USART1_TX) /*!< Remap USART1 Tx on DMA2 channel 4 */#define HAL_DMA2_CH4_USART2_TX    (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_CH4_USART2_TX) /*!< Remap USART2 Tx on DMA2 channel 4 */#define HAL_DMA2_CH4_USART3_TX    (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_CH4_USART3_TX) /*!< Remap USART3 Tx on DMA2 channel 4 */#define HAL_DMA2_CH4_USART4_TX    (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_CH4_USART4_TX) /*!< Remap USART4 Tx on DMA2 channel 4 */#define HAL_DMA2_CH4_USART5_TX    (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_CH4_USART5_TX) /*!< Remap USART5 Tx on DMA2 channel 4 */#define HAL_DMA2_CH4_USART6_TX    (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_CH4_USART6_TX) /*!< Remap USART6 Tx on DMA2 channel 4 */#define HAL_DMA2_CH4_USART7_TX    (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_CH4_USART7_TX) /*!< Remap USART7 Tx on DMA2 channel 4 */#define HAL_DMA2_CH4_USART8_TX    (uint32_t) (DMA2_CHANNEL4_RMP | DMA2_CSELR_CH4_USART8_TX) /*!< Remap USART8 Tx on DMA2 channel 4 *//* DMA2 - Channel 5 */#define HAL_DMA2_CH5_DEFAULT      (uint32_t) (DMA2_CHANNEL5_RMP | DMA2_CSELR_DEFAULT)       /*!< Default remap position for DMA2 */#define HAL_DMA2_CH5_ADC          (uint32_t) (DMA2_CHANNEL5_RMP | DMA2_CSELR_CH5_ADC)       /*!< Remap ADC on DMA2 channel 5 */#define HAL_DMA2_CH5_USART1_TX    (uint32_t) (DMA2_CHANNEL5_RMP | DMA2_CSELR_CH5_USART1_TX) /*!< Remap USART1 Tx on DMA2 channel 5 */#define HAL_DMA2_CH5_USART2_TX    (uint32_t) (DMA2_CHANNEL5_RMP | DMA2_CSELR_CH5_USART2_TX) /*!< Remap USART2 Tx on DMA2 channel 5 */#define HAL_DMA2_CH5_USART3_TX    (uint32_t) (DMA2_CHANNEL5_RMP | DMA2_CSELR_CH5_USART3_TX) /*!< Remap USART3 Tx on DMA2 channel 5 */#define HAL_DMA2_CH5_USART4_TX    (uint32_t) (DMA2_CHANNEL5_RMP | DMA2_CSELR_CH5_USART4_TX) /*!< Remap USART4 Tx on DMA2 channel 5 */#define HAL_DMA2_CH5_USART5_TX    (uint32_t) (DMA2_CHANNEL5_RMP | DMA2_CSELR_CH5_USART5_TX) /*!< Remap USART5 Tx on DMA2 channel 5 */#define HAL_DMA2_CH5_USART6_TX    (uint32_t) (DMA2_CHANNEL5_RMP | DMA2_CSELR_CH5_USART6_TX) /*!< Remap USART6 Tx on DMA2 channel 5 */#define HAL_DMA2_CH5_USART7_TX    (uint32_t) (DMA2_CHANNEL5_RMP | DMA2_CSELR_CH5_USART7_TX) /*!< Remap USART7 Tx on DMA2 channel 5 */#define HAL_DMA2_CH5_USART8_TX    (uint32_t) (DMA2_CHANNEL5_RMP | DMA2_CSELR_CH5_USART8_TX) /*!< Remap USART8 Tx on DMA2 channel 5 */#endif /* !defined(STM32F030xC) */#if defined(STM32F091xC) || defined(STM32F098xx)#define IS_HAL_DMA1_REMAP(REQUEST)  (((REQUEST) == HAL_DMA1_CH1_DEFAULT)  ||\                                    ((REQUEST) == HAL_DMA1_CH1_ADC)       ||\                                    ((REQUEST) == HAL_DMA1_CH1_TIM17_CH1) ||\                                    ((REQUEST) == HAL_DMA1_CH1_TIM17_UP)  ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART1_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART2_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART3_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART4_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART5_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART6_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART7_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART8_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA1_CH2_ADC)       ||\                                    ((REQUEST) == HAL_DMA1_CH2_I2C1_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH2_SPI1_RX)   ||\                                    ((REQUEST) == HAL_DMA1_CH2_TIM1_CH1)  ||\                                    ((REQUEST) == HAL_DMA1_CH2_I2C1_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH2_TIM17_CH1) ||\                                    ((REQUEST) == HAL_DMA1_CH2_TIM17_UP)  ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART1_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART2_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART3_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART4_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART5_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART6_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART7_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART8_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA1_CH3_TIM6_UP)   ||\                                    ((REQUEST) == HAL_DMA1_CH3_DAC_CH1)   ||\                                    ((REQUEST) == HAL_DMA1_CH3_I2C1_RX)   ||\                                    ((REQUEST) == HAL_DMA1_CH3_SPI1_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH3_TIM1_CH2)  ||\                                    ((REQUEST) == HAL_DMA1_CH3_TIM2_CH2)  ||\                                    ((REQUEST) == HAL_DMA1_CH3_TIM16_CH1) ||\                                    ((REQUEST) == HAL_DMA1_CH3_TIM16_UP)  ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART1_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART2_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART3_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART4_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART5_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART6_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART7_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART8_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA1_CH4_TIM7_UP)   ||\                                    ((REQUEST) == HAL_DMA1_CH4_DAC_CH2)   ||\                                    ((REQUEST) == HAL_DMA1_CH4_I2C2_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH4_SPI2_RX)   ||\                                    ((REQUEST) == HAL_DMA1_CH4_TIM2_CH4)  ||\                                    ((REQUEST) == HAL_DMA1_CH4_TIM3_CH1)  ||\                                    ((REQUEST) == HAL_DMA1_CH4_TIM3_TRIG) ||\                                    ((REQUEST) == HAL_DMA1_CH4_TIM16_CH1) ||\                                    ((REQUEST) == HAL_DMA1_CH4_TIM16_UP)  ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART1_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART2_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART3_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART4_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART5_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART6_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART7_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART8_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA1_CH5_I2C2_RX)   ||\                                    ((REQUEST) == HAL_DMA1_CH5_SPI2_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH5_TIM1_CH3)  ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART1_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART2_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART3_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART4_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART5_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART6_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART7_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART8_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH6_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA1_CH6_I2C1_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH6_SPI2_RX)   ||\                                    ((REQUEST) == HAL_DMA1_CH6_TIM1_CH1)  ||\                                    ((REQUEST) == HAL_DMA1_CH6_TIM1_CH2)  ||\                                    ((REQUEST) == HAL_DMA1_CH6_TIM1_CH3)  ||\                                    ((REQUEST) == HAL_DMA1_CH6_TIM3_CH1)  ||\                                    ((REQUEST) == HAL_DMA1_CH6_TIM3_TRIG) ||\                                    ((REQUEST) == HAL_DMA1_CH6_TIM16_CH1) ||\                                    ((REQUEST) == HAL_DMA1_CH6_TIM16_UP)  ||\                                    ((REQUEST) == HAL_DMA1_CH6_USART1_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH6_USART2_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH6_USART3_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH6_USART4_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH6_USART5_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH6_USART6_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH6_USART7_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH6_USART8_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH7_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA1_CH7_I2C1_RX)   ||\                                    ((REQUEST) == HAL_DMA1_CH7_SPI2_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH7_TIM2_CH2)  ||\                                    ((REQUEST) == HAL_DMA1_CH7_TIM2_CH4)  ||\                                    ((REQUEST) == HAL_DMA1_CH7_TIM17_CH1) ||\                                    ((REQUEST) == HAL_DMA1_CH7_TIM17_UP)  ||\                                    ((REQUEST) == HAL_DMA1_CH7_USART1_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH7_USART2_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH7_USART3_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH7_USART4_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH7_USART5_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH7_USART6_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH7_USART7_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH7_USART8_TX))#define IS_HAL_DMA2_REMAP(REQUEST)  (((REQUEST) == HAL_DMA2_CH1_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA2_CH1_I2C2_TX)   ||\                                    ((REQUEST) == HAL_DMA2_CH1_USART1_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH1_USART2_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH1_USART3_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH1_USART4_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH1_USART5_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH1_USART6_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH1_USART7_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH1_USART8_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH2_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA2_CH2_I2C2_RX)   ||\                                    ((REQUEST) == HAL_DMA2_CH2_USART1_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH2_USART2_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH2_USART3_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH2_USART4_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH2_USART5_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH2_USART6_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH2_USART7_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH2_USART8_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH3_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA2_CH3_TIM6_UP)   ||\                                    ((REQUEST) == HAL_DMA2_CH3_DAC_CH1)   ||\                                    ((REQUEST) == HAL_DMA2_CH3_SPI1_RX)   ||\                                    ((REQUEST) == HAL_DMA2_CH3_USART1_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH3_USART2_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH3_USART3_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH3_USART4_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH3_USART5_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH3_USART6_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH3_USART7_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH3_USART8_RX) ||\                                    ((REQUEST) == HAL_DMA2_CH4_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA2_CH4_TIM7_UP)   ||\                                    ((REQUEST) == HAL_DMA2_CH4_DAC_CH2)   ||\                                    ((REQUEST) == HAL_DMA2_CH4_SPI1_TX)   ||\                                    ((REQUEST) == HAL_DMA2_CH4_USART1_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH4_USART2_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH4_USART3_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH4_USART4_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH4_USART5_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH4_USART6_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH4_USART7_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH4_USART8_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH5_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA2_CH5_ADC)       ||\                                    ((REQUEST) == HAL_DMA2_CH5_USART1_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH5_USART2_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH5_USART3_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH5_USART4_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH5_USART5_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH5_USART6_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH5_USART7_TX) ||\                                    ((REQUEST) == HAL_DMA2_CH5_USART8_TX ))#endif /* STM32F091xC || STM32F098xx */#if defined(STM32F030xC)#define IS_HAL_DMA1_REMAP(REQUEST)  (((REQUEST) == HAL_DMA1_CH1_DEFAULT)  ||\                                    ((REQUEST) == HAL_DMA1_CH1_ADC)       ||\                                    ((REQUEST) == HAL_DMA1_CH1_TIM17_CH1) ||\                                    ((REQUEST) == HAL_DMA1_CH1_TIM17_UP)  ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART1_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART2_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART3_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART4_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART5_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH1_USART6_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA1_CH2_ADC)       ||\                                    ((REQUEST) == HAL_DMA1_CH2_I2C1_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH2_SPI1_RX)   ||\                                    ((REQUEST) == HAL_DMA1_CH2_TIM1_CH1)  ||\                                    ((REQUEST) == HAL_DMA1_CH2_I2C1_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH2_TIM17_CH1) ||\                                    ((REQUEST) == HAL_DMA1_CH2_TIM17_UP)  ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART1_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART2_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART3_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART4_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART5_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH2_USART6_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA1_CH3_TIM6_UP)   ||\                                    ((REQUEST) == HAL_DMA1_CH3_I2C1_RX)   ||\                                    ((REQUEST) == HAL_DMA1_CH3_SPI1_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH3_TIM1_CH2)  ||\                                    ((REQUEST) == HAL_DMA1_CH3_TIM16_CH1) ||\                                    ((REQUEST) == HAL_DMA1_CH3_TIM16_UP)  ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART1_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART2_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART3_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART4_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART5_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH3_USART6_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA1_CH4_TIM7_UP)   ||\                                    ((REQUEST) == HAL_DMA1_CH4_I2C2_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH4_SPI2_RX)   ||\                                    ((REQUEST) == HAL_DMA1_CH4_TIM3_CH1)  ||\                                    ((REQUEST) == HAL_DMA1_CH4_TIM3_TRIG) ||\                                    ((REQUEST) == HAL_DMA1_CH4_TIM16_CH1) ||\                                    ((REQUEST) == HAL_DMA1_CH4_TIM16_UP)  ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART1_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART2_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART3_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART4_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART5_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH4_USART6_TX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_DEFAULT)   ||\                                    ((REQUEST) == HAL_DMA1_CH5_I2C2_RX)   ||\                                    ((REQUEST) == HAL_DMA1_CH5_SPI2_TX)   ||\                                    ((REQUEST) == HAL_DMA1_CH5_TIM1_CH3)  ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART1_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART2_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART3_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART4_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART5_RX) ||\                                    ((REQUEST) == HAL_DMA1_CH5_USART6_RX))#endif /* STM32F030xC *//**  * @}  */#endif /* STM32F091xC  || STM32F098xx || STM32F030xC *//* Exported macros -----------------------------------------------------------*//** @defgroup DMAEx_Exported_Macros DMAEx Exported Macros  * @{  *//* Interrupt & Flag management */#if defined(STM32F071xB) || defined(STM32F072xB) || defined(STM32F078xx)/**  * @brief  Returns the current DMA Channel transfer complete flag.  * @param  __HANDLE__ DMA handle  * @retval The specified transfer complete flag index.  */#define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TC1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TC2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TC3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TC4 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TC5 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TC6 :\   DMA_FLAG_TC7)/**  * @brief  Returns the current DMA Channel half transfer complete flag.  * @param  __HANDLE__ DMA handle  * @retval The specified half transfer complete flag index.  */#define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_HT1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_HT2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_HT3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_HT4 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_HT5 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_HT6 :\   DMA_FLAG_HT7)/**  * @brief  Returns the current DMA Channel transfer error flag.  * @param  __HANDLE__ DMA handle  * @retval The specified transfer error flag index.  */#define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TE1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TE2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TE3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TE4 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TE5 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TE6 :\   DMA_FLAG_TE7)/**  * @brief  Return the current DMA Channel Global interrupt flag.  * @param  __HANDLE__ DMA handle  * @retval The specified transfer error flag index.  */#define __HAL_DMA_GET_GI_FLAG_INDEX(__HANDLE__)\(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_GL1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_GL2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_GL3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_GL4 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_GL5 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_GL6 :\   DMA_FLAG_GL7)/**  * @brief  Get the DMA Channel pending flags.  * @param  __HANDLE__ DMA handle  * @param  __FLAG__ Get the specified flag.  *          This parameter can be any combination of the following values:  *            @arg DMA_FLAG_TCx:  Transfer complete flag  *            @arg DMA_FLAG_HTx:  Half transfer complete flag  *            @arg DMA_FLAG_TEx:  Transfer error flag  *         Where x can be 1_7 to select the DMA Channel flag.  * @retval The state of FLAG (SET or RESET).  */#define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__)   (DMA1->ISR & (__FLAG__))/**  * @brief  Clears the DMA Channel pending flags.  * @param  __HANDLE__ DMA handle  * @param  __FLAG__ specifies the flag to clear.  *          This parameter can be any combination of the following values:  *            @arg DMA_FLAG_TCx:  Transfer complete flag  *            @arg DMA_FLAG_HTx:  Half transfer complete flag  *            @arg DMA_FLAG_TEx:  Transfer error flag  *         Where x can be 1_7 to select the DMA Channel flag.  * @retval None  */#define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) (DMA1->IFCR = (__FLAG__))#elif defined(STM32F091xC) || defined(STM32F098xx)/**  * @brief  Returns the current DMA Channel transfer complete flag.  * @param  __HANDLE__ DMA handle  * @retval The specified transfer complete flag index.  */#define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TC1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TC2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TC3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TC4 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TC5 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TC6 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel7))? DMA_FLAG_TC7 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TC1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TC2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TC3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TC4 :\   DMA_FLAG_TC5)/**  * @brief  Returns the current DMA Channel half transfer complete flag.  * @param  __HANDLE__ DMA handle  * @retval The specified half transfer complete flag index.  */#define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_HT1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_HT2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_HT3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_HT4 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_HT5 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_HT6 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel7))? DMA_FLAG_HT7 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_HT1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_HT2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_HT3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_HT4 :\   DMA_FLAG_HT5)/**  * @brief  Returns the current DMA Channel transfer error flag.  * @param  __HANDLE__ DMA handle  * @retval The specified transfer error flag index.  */#define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TE1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TE2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TE3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TE4 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TE5 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TE6 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel7))? DMA_FLAG_TE7 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TE1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TE2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TE3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TE4 :\   DMA_FLAG_TE5)/**  * @brief  Return the current DMA Channel Global interrupt flag.  * @param  __HANDLE__ DMA handle  * @retval The specified transfer error flag index.  */#define __HAL_DMA_GET_GI_FLAG_INDEX(__HANDLE__)\(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_GL1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_GL2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_GL3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_GL4 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_GL5 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_GL6 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel7))? DMA_FLAG_GL7 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_GL1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_GL2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_GL3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_GL4 :\   DMA_FLAG_GL5)/**  * @brief  Get the DMA Channel pending flags.  * @param  __HANDLE__ DMA handle  * @param  __FLAG__ Get the specified flag.  *          This parameter can be any combination of the following values:  *            @arg DMA_FLAG_TCx:  Transfer complete flag  *            @arg DMA_FLAG_HTx:  Half transfer complete flag  *            @arg DMA_FLAG_TEx:  Transfer error flag  *         Where x can be 0_4, 1_5, 2_6 or 3_7 to select the DMA Channel flag.  * @retval The state of FLAG (SET or RESET).  */#define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__)\(((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Channel7)? (DMA2->ISR & (__FLAG__)) :\  (DMA1->ISR & (__FLAG__)))/**  * @brief  Clears the DMA Channel pending flags.  * @param  __HANDLE__ DMA handle  * @param  __FLAG__ specifies the flag to clear.  *          This parameter can be any combination of the following values:  *            @arg DMA_FLAG_TCx:  Transfer complete flag  *            @arg DMA_FLAG_HTx:  Half transfer complete flag  *            @arg DMA_FLAG_TEx:  Transfer error flag  *         Where x can be 0_4, 1_5, 2_6 or 3_7 to select the DMA Channel flag.  * @retval None  */#define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) \(((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Channel7)? (DMA2->IFCR = (__FLAG__)) :\  (DMA1->IFCR = (__FLAG__)))#else /* STM32F030x8_STM32F030xC_STM32F031x6_STM32F038xx_STM32F051x8_STM32F058xx_STM32F070x6_STM32F070xB Product devices *//**  * @brief  Returns the current DMA Channel transfer complete flag.  * @param  __HANDLE__ DMA handle  * @retval The specified transfer complete flag index.  */#define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TC1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TC2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TC3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TC4 :\   DMA_FLAG_TC5)/**  * @brief  Returns the current DMA Channel half transfer complete flag.  * @param  __HANDLE__ DMA handle  * @retval The specified half transfer complete flag index.  */#define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_HT1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_HT2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_HT3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_HT4 :\   DMA_FLAG_HT5)/**  * @brief  Returns the current DMA Channel transfer error flag.  * @param  __HANDLE__ DMA handle  * @retval The specified transfer error flag index.  */#define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TE1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TE2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TE3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TE4 :\   DMA_FLAG_TE5)/**  * @brief  Return the current DMA Channel Global interrupt flag.  * @param  __HANDLE__ DMA handle  * @retval The specified transfer error flag index.  */#define __HAL_DMA_GET_GI_FLAG_INDEX(__HANDLE__)\(((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_GL1 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_GL2 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_GL3 :\ ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_GL4 :\   DMA_FLAG_GL5)/**  * @brief  Get the DMA Channel pending flags.  * @param  __HANDLE__ DMA handle  * @param  __FLAG__ Get the specified flag.  *          This parameter can be any combination of the following values:  *            @arg DMA_FLAG_TCx:  Transfer complete flag  *            @arg DMA_FLAG_HTx:  Half transfer complete flag  *            @arg DMA_FLAG_TEx:  Transfer error flag  *         Where x can be 1_5 to select the DMA Channel flag.  * @retval The state of FLAG (SET or RESET).  */#define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__)   (DMA1->ISR & (__FLAG__))/**  * @brief  Clears the DMA Channel pending flags.  * @param  __HANDLE__ DMA handle  * @param  __FLAG__ specifies the flag to clear.  *          This parameter can be any combination of the following values:  *            @arg DMA_FLAG_TCx:  Transfer complete flag  *            @arg DMA_FLAG_HTx:  Half transfer complete flag  *            @arg DMA_FLAG_TEx:  Transfer error flag  *         Where x can be 1_5 to select the DMA Channel flag.  * @retval None  */#define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) (DMA1->IFCR = (__FLAG__))#endif#if defined(STM32F091xC) || defined(STM32F098xx) || defined(STM32F030xC)#define __HAL_DMA1_REMAP(__REQUEST__)                                                              \         do { assert_param(IS_HAL_DMA1_REMAP(__REQUEST__));                                             \              DMA1->CSELR &= ~(0x0FU << (uint32_t)(((__REQUEST__) >> 28U) * 4U)); \              DMA1->CSELR |= (uint32_t)((__REQUEST__) & 0x0FFFFFFFU);                                     \  }while(0)#if defined(STM32F091xC) || defined(STM32F098xx)#define __HAL_DMA2_REMAP(__REQUEST__)                                                              \         do { assert_param(IS_HAL_DMA2_REMAP(__REQUEST__));                                             \              DMA2->CSELR &= ~(0x0FU << (uint32_t)(((__REQUEST__) >> 28U) * 4U)); \              DMA2->CSELR |= (uint32_t)((__REQUEST__) & 0x0FFFFFFFU);                                     \         }while(0)#endif /* STM32F091xC || STM32F098xx */#endif /* STM32F091xC || STM32F098xx || STM32F030xC *//**  * @}  *//**  * @}  *//**  * @}  */#ifdef __cplusplus}#endif#endif /* __STM32F0xx_HAL_DMA_EX_H */
 |